Part Number Hot Search : 
200BG PN200A S18012 M358D BC858C 200BG DUG38A S225F
Product Description
Full Text Search
 

To Download R5F563NECDLK Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rx63n group, rx631 group renesas mcus preliminary specifications in this document are tentative and subject to change. r01ds0098ej0090 rev.0.90 page 1 of 106 dec 27, 2011 features rx63n group products incorporate an ethernet controller while rx631 group products do not. 32-bit rx cpu core ? max. operating frequency: 100 mhz ? capable of 165 dmips in operation at 100 mhz ? single precision 32-bit ieee-754 floating point ? two types of multiply-and-accumulation unit (between memories and between registers) ? 32-bit multiplier (fastest instructi on execution takes one cpu clock cycle) ? divider (fastest instruction execution takes two cpu clock cycles) ? fast interrupt ? cisc harvard architecture with 5-stage pipeline ? variable-length instructions: ultra-compact code ? supports the memory protection unit (mpu) ? jtag and fine (two-line) debugging interfaces low-power design and architecture ? operation from a single 2.7- to 3.6-v supply ? low power consumption: a product that supports all peripheral functions draws only 500 a/mhz. ? rtc is capable of operation from a dedicated power supply (min. operating voltage: 2 v). ? four low-power modes on-chip main flash memory, no wait states ? supports rom-less versions and versions with up to 2 mbytes of rom (rom-less version: rx631 group only) ? 100-mhz operation, 10-ns read cycle (no wait states) ? 384-kbyte to 2-mbyte capacities ? user code programmable via the usb, sci, or jtag on-chip data flash memory ? rom-less or 32 kbytes of rom (re programmable up to 100,000 times) ? programming/erasing as background operations (bgos) on-chip sram, no wait states ? 32- to 128-kbyte capacities ? for instructions and operands ? can provide backup on deep software standby dma ? dmac: four channels ? dtc ? exdmac: two channels ? dedicated dmac for the ethernet controller: single channel reset and supply management ? power-on reset (por) ? low voltage detection (lvd) with voltage settings clock functions ? external crystal oscillator or intern al pll for operation at 4 to 16 mhz ? internal 125-khz loco and 50-mhz hoco ? dedicated 125-khz loco for the iwdt real-time clock ? adjustment functions (30 seconds, leap year, and error) ? time capture function (for capturing times in response to event-signal input on external pins) independent watchdog timer ? 125-khz loco clock operation useful functions for iec60730 compliance ? oscillation-stoppage detection, freque ncy measurement, crc, iwdt, self- diagnostic function for the a/d converter, etc. various communications interfaces ? ethernet mac (1) (not in rx631 group products) ? host/function or otg controller (1) and function controller (1) with full- speed usb 2.0 transfer ? can (compliant with iso11898-1), incorporating 32 mailboxes (up to 3 modules) ? sci with multiple functionalities (up to 13) ? choose from among asynchronous mode, clock-synchronous mode, smart- card interface mode, simplified spi, simplified i2c, and extended serial mode. i 2 c bus interface for transfer at up to 1 mbps (up to 4) ? rspi for high-speed transfer (up to 3) external address space ? buses for high-speed data transfer (max. operating frequency of 50 mhz) ? 8 cs areas (8 16 mbytes) ? multiplexed address data or separate addre ss lines are selectable per area. ? 8-, 16-, or 32-bit bus spa ce is selectable per area ? independent sdram area (128 mbytes) up to 20 extended-function timers ? 16-bit mtu2: input capture, output compare, pwm waveform output, phase-counting mode (6 channels) ? 16-bit tpu: input capture, output compare, phase-counting mode (12 channels) ? 8-bit tmr (4 channels) ? 16-bit compare-match timers (4 channels) a/d converter for 1-mhz operation ? up to 21 12-bit channels, and inco rporating 1 sample -and-hold circuit up to 8 10-bit channels, and inco rporating 1 sample-and-hold circuit ? addition of results of a/d conv ersion (in the 12-bit converter) ? self diagnosis (for the 10-bit converter) 10-bit d/a converter: 2 channels temperature sensor for measu ring temperature within the chip register write protection can protect values in important registers against overwriting. up to 134 pins for gpio ? 5-v tolerance, open drain, input pull-up, switchable driving ability operating temp. range ? ?40c to +85c plqp0176kb-a 24 24 mm, 0.5-mm pitch plqp0144ka-a 20 20mm, 0.5-mm pitch plqp0100kb-a 14 14mm, 0.5-mm pitch ptlg0177ka-a 8 8 mm, 0.5-mm pitch ptlg0145ka-a 7 7mm, 0.5-mm pitch ptlg0100ka-a 5.5 5.5mm, 0.5-mm pitch plbg0176ga-a 13 13mm, 0.8-mm pitch 100-mhz 32-bit rx mcu, on-chip fp u, 165 dmips, up to 2-mb flash memory, ethernet mac, full-speed usb 2.0 host/function/otg interface, various communications interfaces including can, 10- & 12-bit a/d converters, rtc r01ds0098ej0090 rev.0.90 dec 27, 2011 features
r01ds0098ej0090 rev.0.90 page 2 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 1. overview 1.1 outline of specifications table 1.1 lists the specifications in outline, and table 1.2 give s a comparison of the functions of products in different packages. table 1.1 is for products with the greatest number of functions , so numbers of peripheral modules and channels will differ in accord with the package. for details, see table 1.2, comparison of functions for different packages in the rx63n/rx631 group . table 1.1 outline of specifications (1/5) classification module/function description cpu cpu ? maximum operating frequency: 100 mhz ? 32-bit rx cpu ? minimum instruction execution time: one inst ruction per state (cycle of the system clock) ? address space: 4-gbyte linear ? register set of the cpu general purpose: sixteen 32-bit registers control: nine 32-bit registers accumulator: one 64-bit register ? basic instructions: 73 ? floating-point instructions: 8 ? dsp instructions: 9 ? addressing modes: 10 ? data arrangement instructions: little endian data: selectable as little endian or big endian ? on-chip 32-bit multiplier: 32 x 32 ? 64 bits ? on-chip divider: 32 / 32 ? 32 bits ? barrel shifter: 32 bits fpu ? single precision (32- bit) floating point ? data types and floating-point exceptions in conformance with the ieee754 standard memory rom ? rom capacity: 2 mbytes (max.) ? two on-board programming modes boot mode (the user area is programmable via the sci and usb.) user program mode ? parallel programmer mode (for off-board programming) ram ram capacity: 128 kbytes (max.) e2 data flash data rom capacity: 32 kbytes mcu operating modes single-chip mode, on-chip rom enabled expansion mode, and on-chip rom disabled expansion mode (software switching) clock clock generation circuit ? main clock oscillator, subclo ck oscillator, low-speed/high-speed on-chip oscillator, pll frequency synthesizer, and iwdt- dedicated on-chip oscillator ? main-clock oscillation stoppage detection ? separate frequency-division and multiplication settings for the system clock (iclk), peripheral module clock (pclk), and external bus clock (bclk) the cpu and other bus masters run in sync hronization with the system clock (iclk): up to 100 mhz peripheral modules run in synchronization wi th the peripheral module clock (pclk): up to 50 mhz devices connected to the external bus run in synchronization with the external bus clock (bclk): up to 50 mhz reset pin reset, power-on reset, voltage-monitoring reset, independent watchdog timer reset, watchdog timer reset, deep software standby reset, and software reset voltage detection circuit when the voltage on vcc passes the voltage detection level (vdet), an internal reset or internal interrupt is generated.
r01ds0098ej0090 rev.0.90 page 3 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. low power consumption low power consumption facilities ? module stop function ? four low power consumption modes sleep mode, all-module clock stop mode, software standby mode, and deep software standby mode ? battery backup function interrupt interrupt controller (icub) ? peripheral function interrupts: 187 sources ? external interrupts: 16 (pins irq0 to irq15) ? software interrupts: one source ? non-maskable interrupts: 6 sources sixteen levels specifiable for the order of priority external bus extension ? the external address space can be divided into nine areas (cs0 to cs7, sdcs), each with independent control of access settings. capacity of each area: 16 mbytes (cs0 to cs7), 128 mbytes (sdcs) a chip-select signal (cs0# to cs7# , sdcs#) can be output for each area. each area is specifiable as an 8-, 16-, or 32-bit bus space. the data arrangement in each area is select able as little or big endian (only for data). ? sdram interface connectable ? bus format: separate bus, multiplex bus ? wait control ? write buffer facility dma dma controller (dmac) ? 4 channels ? three transfer modes: normal transfer, repeat transfer, and block transfer ? activation sources: software trigger, exter nal interrupts, and interrupt requests from peripheral functions exdma controller (exdmaca) ? 2 channels ? four transfer modes: normal transfer, r epeat transfer, block transfer, and cluster transfer ? single-address transfer enabled with the edack signal ? capable of direct data transfer to tft lcd panels ? activation sources: software trigger, exte rnal dma requests (edreq), and interrupt requests from peripheral functions data transfer controller (dtca) ? three transfer modes: normal transfer, repeat transfer, and block transfer ? activation sources: external interrupts and interrupt requests from peripheral functions i/o ports programmable i/o ports ? i/o ports for the 177-pin tflga (in the pl anning stage), 176-pin lfbga (in the planning stage), and 176-pin lqfp i/o pins: 133 input pins: 1 pull-up resistors: 133 open-drain outputs: 133 5-v tolerance: 18 ? i/o ports for the 145-pin tflga (in the planning stage) and 144-pin lqfp i/o pins: 111 input pins: 1 pull-up resistors: 111 open-drain outputs: 111 5-v tolerance: 18 ? i/o ports for the 100-pin lqfp i/o pins: 78 input pins: 1 pull-up resistors: 78 open-drain outputs: 78 5-v tolerance: 17 table 1.1 outline of specifications (2/5) classification module/function description
r01ds0098ej0090 rev.0.90 page 4 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. timers 16-bit timer pulse unit (tpua) ? (16 bits x 6 channels) x 2 unit ? maximum of 16 pulse-input/output possible ? select from among seven or eight co unter-input clock signals for each channel ? input capture/output compare function output of pwm waveforms in up to 15 phases in pwm mode ? buffered operation and phase-counting mode (two phase encoder input) depending on the channel ? support for cascade-connected operation (32 bits x 2 channels) ? ppg output trigger can be generated ? capable of generating conversion start triggers for the a/d converters ? signals from the input capture pins are input via a digital filter ? clock frequency measuring method multi-function timer pulse unit 2 (mtu2a) ? (16 bits x 6 channels) x 1 unit ? time bases for the 6 16-bit timer channel s can be provided via up to 16 pulse-input/ output lines and three pulse-input lines ? select from among eight counter-input cloc k signals for each channel (pclk/1, pclk/ 4, pclk/16, pclk/64, tclka, tclkb, tclkc, tclkd) other than channel 5, for which only four signals are available. ? input capture function ? 21 output compare/input capture registers ? complementary pwm output mode ? reset synchronous pwm mode ? phase-counting mode ? generation of triggers for a/d converter conversion ? digital filter ? signals from the input capture pins are input via a digital filter ? ppg output trigger can be generated ? clock frequency measuring function frequency measuring method (mck) the mtu or unit 0 tpu module can be used to monitor the main clock, subclock, hoco clock, loco clock, and pll clock for abnormal frequencies. port output enable 2 (poe2a) controls the high-impedance state of the mtu?s waveform output pins programmable pulse generator (ppg) ? (4 bits x 4 groups) x 2 units ? pulse output with the mtu2 or tpu output as a trigger ? maximum of 32 pulse-output possible 8-bit timers (tmr) ? (8 bits x 2 channels) x 2 units ? select from among seven internal clock signals (pclk, pclk/2, pclk/8, pclk/32, pclk/64, pclk/1024, pclk/8192) and one external clock signal ? capable of output of pulse trains with desired duty cycles or of pwm signals ? the 2 channels of each unit can be cascaded to create a 16-bit timer ? generation of triggers for a/d converter conversion ? capable of generating baud-rate clocks for sci5, sci6, and sci12 compare match timer (cmt) ? (16 bits x 2 channels) x 2 units ? select from among four internal clock si gnals (pclk/8, pclk/32, pclk/128, pclk/ 512) realtime clock (rtca) ? c l oc k sources: main clock, subclock ? clock and calendar functions interrupt sources: alarm interrupt, periodic interrupt, and carry interrupt ? battery backup operation ? time-capture facility for three values watchdog timer (wdta) ? 14 bits x 1 channel ? select from among 6 counter-input clock si gnals (pclk/4, pclk/64, pclk/128, pclk/ 512, pclk/2048, pclk/8192) independent watchdog timer (iwdta) ? 14 bits x 1 channel ? counter-input clock: iwdt-dedicated on-chip oscillator ? dedicated clock/1, dedicated clock/16, dedicated clock/32, dedicated clock/64, dedicated clock/128, dedicated clock/256 table 1.1 outline of specifications (3/5) classification module/function description
r01ds0098ej0090 rev.0.90 page 5 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. communication function ethernet controller (etherc) ? input and output of ethernet/ieee 802.3 frames ? transfer at 10 or 100 mbps ? full- and half-duplex modes ? mii (media independent interface) or rmii (reduced media independent interface) as defined in ieee 802.3u ? detection of magic packets tm * 1 or output of a "wake-on-lan" signal (wol) ? compliance with flow control as defined in ieee 802.3x standards note 1. magic packettm is a registered trademark of advanced micro devices, inc. dma controller for ethernet controller (edmac) ? alleviation of cpu loads by the descriptor control method ? transmission fifo: 2 kbytes; reception fifo: 2 kbytes usb 2.0 host/function module (usba) ? includes a udc (usb device controller) and transceiver for usb 2.0 ? host/function module: one port, function module: one port ? compliance with the usb 2.0 specification ? transfer rate: full speed (12 mbps) ? self-power mode and bus power are selectable ? otg (on the go) operation is possible ? incorporates 2 kbytes of ram as a transfer buffer serial communications interfaces (scic, scid) ? 13 channels (scic: 12 channels + scid: 1 channel) ? scic serial communications modes: asynchronou s, clock synchronous, and smart-card interface multi-processor function on-chip baud rate generator allows selection of the desired bit rate choice of lsb-first or msb-first transfer average transfer rate clock can be input from tmr timers for sci5, sci6, and sci12 simple i 2 c simple spi ? scid (the following functions are added to scic) supports the serial communications protoc ol, which contains the start frame and information frame supports the lin format i 2 c bus interfaces (riic) ? 4 channels (one of them is fm+) ? communication formats i 2 c bus format/smbus format supports the multi-master max. transfer rate: 1 mbps (channel 0) iebus (ieb) ? 1 channel ? supports protocol control for the iebus half-duplex asynchronous transfer multi-master operation broadcast communications function two selectable modes, differentiated by transfer rate note: ? iebus (inter equipment bus) is a re gistered trademark of renesas electronics corporation. can module (can) ? 3 channels ? compliance with the iso11898-1 specific ation (standard frame and extended frame) ? 32 mailboxes each serial peripheral interfaces (spi) ? 3 channels ? rspi transfer facility using the mosi (master out, slave in), miso (master in, slave out), ssl (slave select), and rspck (rspi clock) signals enables se rial transfer through spi operation (four lines) or clock-synchr onous operation (three lines) capable of handling serial transfer as a master or slave ? data formats switching between msb first and lsb first the number of bits in each transfer can be changed to any number of bits from 8 to 16, or to 20, 24, or 32 bits. 128-bit buffers for transmission and reception up to four frames can be transmitted or received in a single transfer operation (with each frame having up to 32 bits) ? buffered structure ? double buffers for both transmission and reception table 1.1 outline of specifications (4/5) classification module/function description
r01ds0098ej0090 rev.0.90 page 6 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 12-bit a/d converter (s12ada) ? 1 unit (1 unit x 14 channels) ? 12-bit resolution ? conversion time: 1.0 ? s per channel (in operation with pclk at 50 mhz) ? operating mode scan mode (single scan mode or continuous scan mode) ? sample-and-hold function ? reference voltage generation ? three ways to start a/d conversion conversion can be started by software, a c onversion start trigger from a timer (mtu, tpu, or tmr), or an external trigger signal. ? a/d conversion of the temperature sensor output 10-bit a/d converter (adb) ? 1 unit (1 unit x 8 channels) ? 10-bit resolution ? conversion time: 1.0 ? s per channel (in operation with pclk at 50 mhz) ? operating mode scan mode (single scan mode or continuous scan mode) external amplifier connection mode ? sample-and-hold function ? three ways to start a/d conversion conversion can be started by software, a c onversion start trigger from a timer (mtu, tpu, or tmr), or an external trigger signal. d/a converter (daa) ? 2 channels ? 10-bit resolution ? output voltage: 0 v to vrefh temperature sensor ? 1 channel ? precision: tbd ? the voltage of the temperature is converted into a digital value by the 12-bit a/d converter. crc calculator (crc) ? crc code generation for arbitrary amounts of data in 8-bit units ? select any of three generating polynomials: x 8 + x 2 + x + 1, x 16 + x 15 + x 2 + 1, or x 16 + x 12 + x 5 + 1. ? generation of crc codes for use with lsb- first or msb-first communications is selectable operating frequency up to 100 mhz power supply voltage vcc = avcc0 = vrefh = 2.7 to 3.6 v, vrefh0 = 2.7 v to avcc0, vbatt = 2.3 v to 3.6 v supply current tbd ma operating temperature ? 40 to +85 ? c (products with wide-temperature-range spec.) package 177-pin tflga (ptlg0177ka-a) (in the planning stage) 176-pin lfbga (plbg0176ga-a) (in the planning stage) 176-pin lqfp (plqp0176kb-a) 145-pin tflga (ptlg0145ka-a) (in the planning stage) 144-pin lqfp (plqp0144ka-a) 100-pin lqfp (plqp0100kb-a) on-chip debugging system ? e1 emulator (jtag and fine interfaces) ? e20 emulator (jtag interface) table 1.1 outline of specifications (5/5) classification module/function description
r01ds0098ej0090 rev.0.90 page 7 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. table 1.2 comparison of functions for different packages in the rx63n/rx631 group functions rx63n group rx631 group package 177-pin 176-pin 145-pin 144-pin 100-pin 177-pin 176-pin 145-pin 144-pin 100-pin external bus width external bus width 32 bits 16 bits 32 bits 16 bits sdram area controller available not available available not available dma dma controller ch. 0 to 3 ch. 0 to 3 exdma controller ch. 0 and 1 ch. 0 and 1 data transfer controller available available timers 16-bit timer pulse unit ch. 0 to 11 ch. 0 to 5 ch. 0 to 11 ch. 0 to 5 multi-function timer pulse unit 2 ch. 0 to 5 ch. 0 to 5 port output enable 2 available available programmable pulse generator ch. 0 and 1 ch. 0 and 1 8-bit timers ch. 0 to 3 ch. 0 to 3 compare match timer ch. 0 to 3 ch. 0 to 3 realtime clock available available watchdog timer available available independent watchdog timer available available communication function ethernet controller available not available dma controller for ethernet controller available not available usb 2.0 host/function module ch. 0 and 1 ch0 ch. 0 and 1 ch0 serial communications interfaces (sclc) ch. 0 to 11 ch. 0 to 3, 5, 6, 8 and 9 ch. 0 to 11 ch. 0 to 3, 5, 6, 8 and 9 serial communications interfaces (scld) ch. 12 ch. 12 i 2 c bus interfaces ch. 0 to 3 ch0, 2 ch. 0 to 3 ch0, 2 iebus available available serial peripheral interfaces ch0 to 2 ch. 0 and 1 ch0 to 2 ch. 0 and 1 can module for 1.5 m or more: ch. 0 to 2, for 1 m or less: ch. 0 and 1 ch. 0 and 1 for 1.5 m or more: ch. 0 to 2, for 1 m or less: ch. 0 and 1 ch. 0 and 1 12-bit a/d converter (channel) an000 to 020 an000 to 013 an000 to 020 an000 to 013 10-bit a/d converter (channel) an0 to 7 an0 to 7 d/a converter (resolution x channel) ch. 0 and 1 ch1 ch. 0 and 1 ch1 temperature sensor available available crc calculator available available
r01ds0098ej0090 rev.0.90 page 8 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 1.2 list of products table 1.3 is a list of products, and figure 1.1 shows how to read the product part no. table 1.3 list of products (1/3) group part no. package rom capacity ram capacity e 2 data flash operating frequency (max.) rx63n r5f563nacdfp plqp0100kb-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563naddfp plqp0100kb-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563nacdfb plqp0144ka-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563naddfb plqp0144ka-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563nacdlk ptlg0145ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563naddlk ptlg0145ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563nacdfc plqp0176kb-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563naddfc plqp0176kb-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563nacdlc ptlg0177ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563naddlc ptlg0177ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563nacdbg plbg0176ga-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563naddbg plbg0176ga-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f563nbcdfp plqp0100kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbddfp plqp0100kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbcdfb plqp0144ka-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbddfb plqp0144ka-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbcdlk ptlg0145ka-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbddlk ptlg0145ka-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbcdfc plqp0176kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbddfc plqp0176kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbcdlc ptlg0177ka-a-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbddlc ptlg0177ka-a-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbcdbg plbg0176ga-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563nbddbg plbg0176ga-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndcdfp plqp0100kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndddfp plqp0100kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndcdfb plqp0144ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndddfb plqp0144ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndcdlk ptlg0145ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndddlk ptlg0145ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndcdfc plqp0176kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndddfc plqp0176kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndcdlc ptlg0177ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndddlc ptlg0177ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndcdbg plbg0176ga-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563ndddbg plbg0176ga-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f563necdfp plqp0100kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563neddfp plqp0100kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563necdfb plqp0144ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563neddfb plqp0144ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz R5F563NECDLK ptlg0145ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz
r01ds0098ej0090 rev.0.90 page 9 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. rx63n r5f563neddlk ptlg0145ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563necdfc plqp0176kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563neddfc plqp0176kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563necdlc ptlg0177ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563neddlc ptlg0177ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563necdbg plbg0176ga-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f563neddbg plbg0176ga-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz rx631 r5f5631acdfp plqp0100kb-a 768k kbytes 128 kbytes 32 kbytes 100 mhz r5f5631addfp plqp0100kb-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631acdfb plqp0144ka-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631addfb plqp0144ka-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631acdlk ptlg0145ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631addlk ptlg0145ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631acdfc plqp0176kb-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631addfc plqp0176kb-a 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631acdlc ptlg0177ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631addlc ptlg0177ka-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631acdbg plbg0176ga-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631addbg plbg0176ga-a* 1 768 kbytes 128 kbytes 32 kbytes 100 mhz r5f5631bcdfp plqp0100kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bddfp plqp0100kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bcdfb plqp0144ka-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bddfb plqp0144ka-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bcdlk ptlg0145ka-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bddlk ptlg0145ka-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bcdfc plqp0176kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bddfc plqp0176kb-a 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bcdlc ptlg0177ka-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bddlc ptlg0177ka-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bcdbg plbg0176ga-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631bddbg plbg0176ga-a* 1 1 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dcdfp plqp0100kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dddfp plqp0100kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dcdfb plqp0144ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dddfb plqp0144ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dcdlk ptlg0145ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dddlk ptlg0145ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dcdfc plqp0176kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dddfc plqp0176kb-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dcdlc ptlg0177ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dddlc ptlg0177ka-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dcdbg plbg0176ga-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631dddbg plbg0176ga-a* 1 1.5 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631ecdfp plqp0100kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz table 1.3 list of products (2/3) group part no. package rom capacity ram capacity e 2 data flash operating frequency (max.)
r01ds0098ej0090 rev.0.90 page 10 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. note 1. in the planning stage figure 1.1 how to read the product part no. rx631 r5f5631eddfp plqp0100kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631ecdfb plqp0144ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631eddfb plqp0144ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631ecdlk ptlg0145ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631eddlk ptlg0145ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631ecdfc plqp0176kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631eddfc plqp0176kb-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631ecdlc ptlg0177ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631eddlc ptlg0177ka-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631ecdbg plbg0176ga-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5f5631eddbg plbg0176ga-a* 1 2 mbyte 128 kbytes 32 kbytes 100 mhz r5s56310dcfc plqp0176kb-a 0 mbyte 128 kbytes 0 kbytes 100 mhz table 1.3 list of products (3/3) group part no. package rom capacity ram capacity e 2 data flash operating frequency (max.) type of memory f : flash memory version s : romless version package type, number of pins, and pin pitch fc : lqfp/176/0.50 bg: lfbga/176/0.80 lc : tflga/177/0.50 fb : lqfp/144/0.50 lk : tflga/145/0.50 fp : lqfp/100/0.50 rom, ram and e2 data flash capacity e : 2 mbytes/128 kbytes/32 kbytes d : 1.5 mbytes/128 kbytes/32 kbytes b : 1 mbyte/128 kbytes/32 kbytes a : 768 kbytes/128 kbytes/32 kbytes 0 : 0 bytes/128 kbytes/0 bytes group name 3n : rx63n group 31 : rx631 group renesas mcu renesas semiconductor product c : can included d : can not included series name rx600 series r 5 f 5 6 d f p can3 d : products with wide-tempera ture-ranse spec. (?40 to 85c)
r01ds0098ej0090 rev.0.90 page 11 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 1.3 block diagram figure 1.2 shows a block diagram. figure 1.2 block diagram etherc : ethernet controller edmac : dma controller for ethernet controller icub : interrupt controller dtca : data transfer controller dmaca : dma controller exdmaca : exdma controller bsc : bus controller wdta : watchdog timer iwdta : independent watchdog timer crc : crc (cyclic redundancy check) calculator scic, scid : serial communications interface rspi : serial peripheral interface can : can module mtu2a : multi-function timer pulse unit 2 poe2a : port output enable 2 tpua : 16-bit timer pulse unit ppg : programmable pulse generator tmr : 8-bit timer cmt : compare match timer rtca : realtime clock riic : i 2 c bus interface ieb : iebus controller external bus bsc operand bus instruction bus internal main bus 1 clock generati on circuit rx cpu ram rom port 0 port 1 port 2 port 3 port 4 port 5 port 6 port 7 port 8 port 9 port a port b port c 10-bit adc 8 channels 12-bit adc 21 channels mtu2a 6ch (unit 0) 10-bit dac 2 channel riic 4ch usb 2.0 function module can 3ch rtca poe2a tpua 6ch (unit 1) ieb cmt 2 channels (unit 1) cmt 2 channels (unit 0) tmr 2 channels (unit 1) tmr 2 channels (unit 0) ppg (unit 1) ppg (unit 0) rspi (unit 1) rspi (unit 0) internal main bus 2 dtca dmaca 4ch icub temperature sensor tpua 6ch (unit 0) rspi (unit 2) usb 2.0 host/function module port d port e port f port g port h port j edmac etherc exdmaca internal peripheral buses 1 to 6 scic 12ch wdta e2 data flash crc iwdta scid 1ch
r01ds0098ej0090 rev.0.90 page 12 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 1.4 pin functions table 1.4 lists the pin functions. table 1.4 pin functions (1/6) classifications pin name i/o description power supply vcc input power supply pin. con nect it to the system power supply. vcl input connect this pin to vss via a 0.1- ? f capacitor. the capacitor should be placed close to the pin. vss input ground pin. connect it to the system power supply (0 v). vbat input backup power pin clock xtal output pins for a crystal res onator. an external clock signal can be input through the extal pin. extal input bclk output outputs the external bus clock for external devices. sdclk output outputs the clock dedicated for the sdram. xcout output input/output pins for the subclock oscillator. connect a crystal resonator between xcout and xcin. xcin input operating mode control md input pins for setting t he operating mode. the signal levels on these pins must not be changed during operation. system control res# input reset signal input pin. this lsi enters the reset state when this signal goes low. emle input input pin for the on-chip emulator enable signal. when the on- chip emulator is used, this pin should be driven high. when not used, it should be driven low. bscanp input boundary scan enable pin. boundary scan is enabled when this pin goes high. when not used, it should be driven low. on-chip emulator finec input fi ne interface clock pin fined i/o fine interface pin trst# input on-chip emulator or boundary scan pins. when the emle pin is driven high, these pins are dedicated for the on-chip emulator. tms input tdi input tck input tdo output trclk output this pin outputs the clock for synchronization with the trace data. trsync# output this pin indicates that output from the trdata0 to trdata3 pins is valid. trdata0 to trdata3 output these pins output the trace information. address bus a0 to a23 output output pins for the address. data bus d0 to d15 i/o input and output pins for the bidirectional data bus. multiplexed bus a0/d0 to a15/d15 i/o address/data multiplexed bus bus control rd# output strobe signal which indi cates that reading from the external bus interface space is in progress. wr# output strobe signal which indicates that writing to the external bus interface space is in progress, in 1-write strobe mode. wr0# to wr3# output strobe signals which indi cate that either group of data bus pins (d7 to d0 and d15 to d8) is valid in writing to the external bus interface space, in byte strobe mode. bc0# to bc3# output strobe signals which indi cate that either group of data bus pins (d7 to d0 and d15 to d8) is valid in access to the external bus interface space, in 1-write strobe mode. ale output address latch signal when address/data multiplexed bus is selected. cke output output pin for sdram clock enable signals. sdcs# output output pin for sdram chip select signals. ras# output output pin for sdram row address strobe signals. cas# output output pin for sdram column address strobe signals.
r01ds0098ej0090 rev.0.90 page 13 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. bus control we# output output pin for sdram write enable signals. dqm0 to dqm3 output output pins for sdram i/o data mask enable signals. cs0# to cs7# output select signals for cs area. wait# input input pins for wait request signals in access to the external space. exdma controller edreq0, edreq1 input pins for external dma transfer requests. edack0, edack1 output pins for si ngle address transfer acknowledge signals. interrupt nmi input non-maskable interrupt request signal. irq0 to irq15 input maskable interrupt request signals. multi-function timer pulse unit 2 mtioc0a, mtioc0b mtioc0c, mtioc0d i/o the tgra0 to tgrd0 input capture input/output compare output/pwm output pins. mtioc1a, mtioc1b i/o the tgra1 and tgrb1 input capture input/output compare output/pwm output pins. mtioc2a, mtioc2b i/o the tgra2 and tgrb2 input capture input/output compare output/pwm output pins. mtioc3a, mtioc3b mtioc3c, mtioc3d i/o the tgra3 to tgrd3 input capture input/output compare output/pwm output pins. mtioc4a, mtioc4b mtioc4c, mtioc4d i/o the tgra4 to tgrd4 input capture input/output compare output/pwm output pins. mtic5u, mtic5v mtic5w input the tgru5, tgrv5, and tgrw5 input capture input/dead time compensation input pins. mtclka, mtclkb mtclkc, mtclkd input input pins for external clock signals. port output enable 2 poe0# to poe3# poe8# input input pins for request signals to place the mtu large-current pins in the high impedance state. 16-bit timer pulse unit tioca0, tiocb0 tiocc0, tiocd0 i/o the tgra0 to tgrd0 input capture input/output compare output/pwm output pins. tioca1, tiocb1 i/o the tgra1 and tgrb1 input capture input/output compare output/pwm output pins. tioca2, tiocb2 i/o the tgra2 and tgrb2 input capture input/output compare output/pwm output pins. tioca3, tiocb3 tiocc3, tiocd3 i/o the tgra3 to tgrd3 input capture input/output compare output/pwm output pins. tioca4, tiocb4 i/o the tgra4 and tgrb4 input capture input/output compare output/pwm output pins. tioca5, tiocb5 i/o the tgra5 and tgrb5 input capture input/output compare output/pwm output pins. tclka, tclkb tclkc, tclkd input input pins for external clock signals. tioca6, tiocb6 tiocc6, tiocd6 i/o the tgra6 to tgrd6 input capture input/output compare output/pwm output pins. tioca7, tiocb7 i/o the tgra7 and tgrb7 input capture input/output compare output/pwm output pins. tioca8, tiocb8 i/o the tgra8 and tgrb8 input capture input/output compare output/pwm output pins. tioca9, tiocb9 tiocc9, tiocd9 i/o the tgra9 to tgrd9 input capture input/output compare output/pwm output pins. tioca10, tiocb10 i/o the tgra10 and tgrb10 input capture input/output compare output/pwm output pins. tioca11, tiocb11 i/o the tgra11 and tgrb11 input capture input/output compare output/pwm output pins. tclke, tclkf tclkg, tclkh input input pins for external clock signals. programmable pulse generator po0 to po31 output output pins for the pulse signals. table 1.4 pin functions (2/6) classifications pin name i/o description
r01ds0098ej0090 rev.0.90 page 14 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 8-bit timer tmo0 to tmo3 output output pins for the compare match signals. tmci0 to tmci3 input input pins for the external clock signals that drive for the counters. tmri0 to tmri3 input input pins for the counter-reset signals. serial communications interface (scic) ? asynchronous mode/clock synchronous mode sck0 to sck11 i/o input/output pins for clock signals. rxd0 to rxd11 input input pins for data reception. txd0 to txd11 output output pins for data transmission. cts0# to cts11# input transfer start control input pins rts0# to rts11# output transfer start control output pins ? simple i 2 c mode sscl0 to sscl11 i/o input/output pins for the i 2 c clock ssda0 to ssda11 i/o input/output pins for the i 2 c data serial communications interface (scic) ? simple spi mode sck0 to sck11 i/o input/output pins for the clock smiso0 to smiso11 i/o input/output pins for slave transmit data. smosi0 to smosi11 i/o input/output pins for master transmit data. ss0# to ss11# input input pins for chip select signals serial communications interface (scid) ? asynchronous mode/clock synchronous mode sck12 i/o input/output pin for clock signals. rxd12 input input pin for data reception. txd12 output output pin for data transmission. cts12# input transfer start control input pins rts12# output transfer start control output pins ? simple i 2 c mode sscl12 i/o input/output pins for the i 2 c clock ssda12 i/o input/output pins for the i 2 c data ? simple spi mode sck12 i/o input/output pins for the clock smiso12 i/o input/output pins for slave transmit data. smosi12 i/o input/output pins for master transmit data. ss12# input input pins for chip select signals ? extended serial mode rxdx12 input input pin for receive data txdx12 output output pin for transmit data sio12 i/o input/output pin for transfer data i 2 c bus interface scl0[fm+], scl1 to scl3 i/o input/output pin for clocks. bus can be directly driven by the n-channel open drain output. sda0[fm+], sda1 to sda3 i/o input/output pin for data. bus can be directly driven by the n-channel open drain output. table 1.4 pin functions (3/6) classifications pin name i/o description
r01ds0098ej0090 rev.0.90 page 15 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. ethernet controller ref50ck input 50-mhz referenc e clock. this pin input s reference signals for transmission/reception timings in rmii mode. rmii_crs_dv input indicates that there are carrier detection signals and valid receive data on rmii_rxd1 and rmii_rxd0 in rmii mode. rmii_txd0, rmii_txd1 output 2-bit transmit data in rmii mode. rmii_rxd0, rmii_rxd1 input 2-bit receive data in rmii mode. rmii_txd_en output output pin for data transmit enable signals in rmii mode. rmii_rx_er input indicates an error has occurred during reception of data in rmii mode. et_crs input carrier detection/data reception enable pin. et_rx_dv input indicates that there are valid receive data on et_erxd3 to et_erxd0. et_exout output general-purpose external output pin. et_linksta input inputs link status from the phy-lsi. et_etxd0 to et_etxd3 output 4 bits of mii transmit data. et_erxd0 to et_erxd3 input 4 bits of mii receive data. et_tx_en output transmit enable pin. indica tes that transmit data is ready on et_etxd3 to et_etxd0. et_tx_er output transmit error pin. noti fies the phy_lsi of an error during transmission. et_rx_er input receive error pin. re cognizes an error during reception. et_tx_clk input transmit clock pin. this pin inputs reference signals for output timings from et_tx_en, et_etxd3 to et_etxd0, and et_tx_er. et_rx_clk input receive clock pin. this pin inputs reference signals for input timings to et_rx_dv, et_erxd3 to et_erxd0, and et_rx_er. ethernet controller et_col input in puts collision detection signals. et_wol output receives magic packets. et_mdc output outputs reference clock signals for information transfer via et_mdio. et_mdio i/o inputs or outputs bidirectional signals for exchange of management information between the rx63n group and the phy-lsi. usb 2.0 host/function module vcc_usb input power supply pin. vss_usb input ground pin. usb0_dp, usb1_dp i/o inputs or outputs usb transceiver d+ data. usb0_dm, usb1_dm i/o inputs or outputs usb transceiver d- data. usb0_vbus, usb1_vbus input input pins for det ection of connection and disconnection of the usb cable. usb0_exicen output output pin for control the low power of the otg chip. usb0_vbusen output supply enable pin of vbus (5 v) for the otg chip. usb0_ovrcura, usb0_ovrcurb, input input pin for detection of external over current. usb0_id input id input pin of mini-ab connector at the ogt operation. usb0_dpupe, usb1_dpupe output pull-up control pins of the d+ signal at the function operation. usb0_dprpd output pull-down control pins of the d+ signal at the host operation. usb0_drpd output pull-down control pins of the d- signal at the host operation. can module crx0 to crx2 input input pin. ctx0 to ctx2 output output pin. table 1.4 pin functions (4/6) classifications pin name i/o description
r01ds0098ej0090 rev.0.90 page 16 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. serial peripheral interface rspcka, rspckb rspckc i/o clock input/output pin. mosia, mosib, mosic i/o inputs or outputs data output from the master. misoa, misob, misoc i/o inputs or outputs data output from the slave. ssla0, sslb0, sslc0 i/o input or output pins slave selection ssla1 to ssla3 sslb1 to sslb3 sslc1 to sslc3 output output pins slave selection iebus controller ierxd input input pin for data reception. ietxd output output pin for data transmission. realtime clock rtcout output output pin for 1-hz clock. rtcic0 to rtcic2 input time capture event input pin 12-bit a/d converter an000 to an020 input input pins for the analog signals to be processed by the a/d converter. adtrg0# input input pins for the external trigger signals that start the a/d conversion. 10-bit a/d converter an0 to an7 input input pins for the analog signals to be processed by the a/d converter. anex0 output extended analog output pin anex1 input extended analog input pin adtrg# input input pins for the external trigger signals that start the a/d conversion. d/a converter da0, da1 output output pins for the analog signals to be processed by the d/a converter. analog power supply avcc0 input analog voltage suppl y pin for the 12-bit a/d converter. connect this pin to vcc if the 12-bit a/d converter is not to be used. avss0 input analog ground pin for the 12-bit a/d converter. connect this pin to vss if the 12-bit a/d converter is not to be used. vrefh0 input analog reference voltage supply pin for the 12-bit a/d converter. connect this pin to vcc if the 12-bit a/d converter is not to be used. analog power supply vrefl0 input analog reference ground pin for the 12-bit a/d converter. connect this pin to vss if the 12-bit a/d converter is not to be used. vrefh input reference voltage input pin for the 10-bit a/d converter and d/a converter. this is used as the analog power supply for the respective modules. connect this pin to vcc if neither the 10-bit a/d converter nor the d/a converter is in use. vrefl input reference ground pin for the 10-bit a/d converter and d/a converter. this is used as th e analog ground for the respective modules. set this pin to the same potential as the vss pin. table 1.4 pin functions (5/6) classifications pin name i/o description
r01ds0098ej0090 rev.0.90 page 17 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. i/o ports p00 to p03, p05, p07 i/o 6-bit input/output pins. p10 to p17 i/o 8-bit input/output pins. p20 to p27 i/o 8-bit input/output pins. p30 to p37 i/o 8-bit input/output pins. (p35 input/output pins) p40 to p47 i/o 8-bit input/output pins. p50 to p57 i/o 8-bit input/output pins. p60 to p67 i/o 8-bit input/output pins. p70 to p77 i/o 8-bit input/output pins. p80 to p87 i/o 8-bit input/output pins. p90 to p97 i/o 8-bit input/output pins. pa0 to pa7 i/o 8-bit input/output pins. pb0 to pb7 i/o 8-bit input/output pins. pc0 to pc7 i/o 8-bit input/output pins. pd0 to pd7 i/o 8-bit input/output pins. pe0 to pe7 i/o 8-bit input/output pins. pf0 to pf5 i/o 6-bit input/output pins. pg0 to pg7 i/o 8-bit input/output pins. pj3, pj5 i/o 2-bit input/output pins. table 1.4 pin functions (6/6) classifications pin name i/o description
r01ds0098ej0090 rev.0.90 page 18 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 1.5 pin assignments figure 1.5 to figure 1.8 show the pins assignments. table 1.5 to table 1.9 show the list of pins and pin functions. power pins and i/o ports are shown in the pin assignment diagrams. figure 1.3 pin assignment (177-pin tflga) abcdefghjklmnpr 15 pe2 pe3 p70 p65 p67 vss vcc pg7 pa6 pb0 p72 pb4 vss vcc pc1 15 14 pe1 pe0 vss pe7 pg3 pa0 pa1 pa2 pa7 vcc pb1 pb5 p73 p75 p74 14 13 p63 p64 pe4 vcc pg2 pg4 pg6 pa3 vss p71 pb3 pb7 pc0 pc2 p76 13 12 p60 vss p62 pe5 pe6 p66 pg5 pa4 pa5 pb2 pb6 p77 pc3 pc4 p80 12 11 pd6 pg1 vcc p61 rx63n group rx631 group ptlg0177ka-a (177-pin tflga) (top perspective view) p81 p82 pc6 vcc 11 10 p97 pd4 pg0 pd7 pc5 pc7 p83 vss 10 9 vcc p96 pd3 pd5 p50 p51 p52 p84 9 8p94 pd1 pd2 vss p53 vcc_ usb usb1_ dp usb1_ dm 8 7 vss p92 pd0 p95 p54 p55 vss_ usb usb0_ dp 7 6vcc p91 p90 p93 p56 p57 vcc_ usb usb0_ dm 6 5 p46 p47 p45 p44 nc p13 p12 p10 p11 5 4 p42 p41 p43 p00 vss bscanp pf4 p35 pf3 pf1 p25 p86 p15 p14 p85 4 3 vrefl0 p40 vrefh0 p03 pf5 pj3 md/ fined res# p34 pf2 pf0 p24 p22 p87 p16 3 2 avcc0 p07 vrefh p02 emle vcl xcout vss vcc p32 p30 p26 p23 p17 p20 2 1 avss0 p05 vrefl p01 pj5 vbatt xcin xtal extal p33 p31 p27 vcc vss p21 1 abcdefghjklmnpr
r01ds0098ej0090 rev.0.90 page 19 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. figure 1.4 pin assignment (176-pin lfbga) abcdefghjklmnpr 15 pe2 pe3 p70 p65 p67 vss vcc pg7 pa6 pb0 p72 pb4 vss vcc pc1 15 14 pe1 pe0 vss pe7 pg3 pa0 pa1 pa2 pa7 vcc pb1 pb5 p73 p75 p74 14 13 p63 p64 pe4 vcc pg2 pg4 pg6 pa3 vss p71 pb3 pb7 pc0 pc2 p76 13 12 p60 vss p62 pe5 pe6 p66 pg5 pa4 pa5 pb2 pb6 p77 pc3 pc4 p80 12 11 pd6 pg1 vcc p61 rx63n group rx631 group ptbg0176ga-a (176-pin lfbga) (top perspective view) p81 p82 pc6 vcc 11 10 p97 pd4 pg0 pd7 pc5 pc7 p83 vss 10 9 vcc p96 pd3 pd5 p50 p51 p52 p84 9 8p94 pd1 pd2 vss p53 vcc_ usb usb1_ dp usb1_ dm 8 7 vss p92 pd0 p95 p54 p55 vss_ usb usb0_ dp 7 6vcc p91 p90 p93 p56 p57 vcc_ usb usb0_ dm 6 5 p46 p47 p45 p44 p13 p12 p10 p11 5 4 p42 p41 p43 p00 vss bscanp pf4 p35 pf3 pf1 p25 p86 p15 p14 p85 4 3 vrefl0 p40 vrefh0 p03 pf5 pj3 md/ fined res# p34 pf2 pf0 p24 p22 p87 p16 3 2 avcc0 p07 vrefh p02 emle vcl xcout vss vcc p32 p30 p26 p23 p17 p20 2 1 avss0 p05 vrefl p01 pj5 vbatt xcin xtal extal p33 p31 p27 vcc vss p21 1 abcdefghjklmnpr
r01ds0098ej0090 rev.0.90 page 20 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. figure 1.5 pin assignment (176-pin lqfp) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 132 131 130 129 128 127 126 125 124 123 122 121 120 119 118 117 116 115 114 113 112 111 110 109 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 pe0 p64 p63 p62 p61 vss p60 vcc pd7 pg1 pd6 pg0 pd4 p97 pd3 vss p96 vcc pd2 p95 pd1 p94 pd0 p93 p91 p90 p47 p45 p43 p41 p40 p07 pe1 pd5 avcc0 p20 pe3 pe5 vss p70 vcc pe6 pe7 p65 pg2 p66 pg3 p67 pg4 vss pg5 vcc pa1 pg6 pa2 pg7 pa3 pa4 pa5 pa6 pa7 pb0 vcc pb1 pb2 pb4 pb6 p73 pc1 pe4 pa0 vcc avss0 vrefh p03 vrefl p02 p01 p00 pf5 emle pj5 vss pj3 vcl nc pf4 md/fined xcin xcout res# p37/xtal vss vcc p34 pf2 p30 pf0 p26 vcc vss p23 p21 p36/extal p05 vbatt p32 pe2 rx63n group rx631 group plqp0176kb-a (176-pin lqfp) (top view) p35 p33 pf3 p31 pf1 p27 p25 p24 p22 p17 p87 p16 p86 p15 p14 p85 p13 p12 p11 p10 vcc_usb usb0_dm usb0_dp vss_usb p57 p56 usb1_dp vcc_usb p83 pc7 pc6 pc5 p82 p81 p80 pc4 pc3 p77 usb1_dm p55 p54 p53 p84 p52 p51 p50 vss vcc p76 pc2 p75 p74 vss p71 p72 pb3 pb5 pb7 pc0 vss p92 vss vcc p46 p44 p42 vrefh0 vrefl0
r01ds0098ej0090 rev.0.90 page 21 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. figure 1.6 pin assignment (145-pin tflga) abcdefghjklmn 13 pe3 pe4 vss pe6 p67 pa2 pa4 pa7 pb1 pb5 vss vcc p74 13 12 pe1 pe2 p70 pe5 p65 pa1 vcc pb0 pb2 pb6 p73 pc1 p75 12 11 p62 p61 pe0 vcc p66 vss pa6 p71 pb4 pb7 pc2 pc0 pc3 11 10 vss vcc p63 pe7 pa0 pa3 pa5 p72 pb3 p76 pc4 p77 p82 10 9 pd6 pd4 pd7 p64 rx63n group rx631 group ptlg0145ka-a (145-pin tflga) (top perspective view) p80 pc5 p81 pc7 9 8 pd2 pd0 pd3 p60 vcc p83 pc6 vss 8 7 p92 p91 pd1 pd5 p51 p52 p50 p55 7 6 p90 p47 vss p93 p53 p56 vss_ usb usb0_ dp 6 5 p45 p43 p46 vcc p44 p54 p13 vcc_ usb usb0_ dm 5 4 p42 vrefl0 p41 p01 emle vbatt bscanp p35 p30 p15 p24 p12 p14 4 3 p40 p05 vrefh0 p03 pj5 pj3 md/ fined vss p32 p31 p16 p86 p87 3 2 p07 avcc0 p02 pf5 vcl xcout res# vcc p33 p26 p23 p17 p20 2 1 avss0 vrefh vrefl p00 vss xcin xtal extal p34 p27 p25 p22 p21 1 abcdefghjklmn
r01ds0098ej0090 rev.0.90 page 22 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. figure 1.7 pin assignment (144-pin lqfp) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 pe0 p64 p63 p62 p61 vss p60 vcc pd7 pd6 pd5 pd4 pd2 pd1 pd0 p93 p92 p91 vss p90 vcc p47 p46 p45 p44 p43 p42 p41 vrefl0 p40 vrefh0 p07 pe1 pd3 avcc0 p74 pc2 p76 p77 pc3 pc4 p80 p81 p82 pc5 pc6 pc7 vcc vss p50 p51 p52 p53 p54 p55 p56 vss_usb usb0_dp usb0_dm vcc_usb p12 p13 p14 p15 p86 p16 p87 p20 p75 p83 p17 pe3 pe5 vss p70 vcc pe6 pe7 p65 p66 p67 pa0 pa1 pa2 vss pa4 vcc pa5 pa6 pa7 pb0 p71 p72 pb1 pb2 pb3 pb4 pb5 pb6 pb7 p73 vss pc0 pc1 pe4 pa3 vcc avss0 vrefh p03 vrefl p02 p01 p00 pf5 emle pj5 vss pj3 vcl md/fined xcin ph6/xcout res# p37/xtal vss p36/extal vcc p35 p34 p32 p31 p30 p27 p26 p25 p24 p23 p21 p05 vbatt p22 p33 pe2 rx63n group rx631 group plqp0144ka-a (144-pin lqfp) (top view)
r01ds0098ej0090 rev.0.90 page 23 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. figure 1.8 pin assignment (100-pin lqfp) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 pe0 pd7 pd6 pd5 pd4 pd3 pd2 pd1 pd0 p47 p46 p45 p43 p42 p41 vrefl0 p40 vrefh0 avcc0 p07 avss0 pe1 p44 pc2 pc4 pc5 pc6 pc7 p50 p51 p52 p53 p54 p55 vss_usb usb0_dp vcc_usb p12 p13 p14 p15 p16 p17 p20 p21 p22 pc3 usb0_dm pe3 pe5 pe6 pe7 pa0 pa1 pa2 pa3 pa4 pa5 pa6 pa7 vss vcc pb1 pb2 pb3 pb4 pb5 pb6 pb7 pc0 pc1 pe4 pb0 vrefh vrefl pj3 vcl vbatt md/fined xcin ph6/xcout res# p37/xtal vss p36/extal p35 p34 p33 p32 p31 p30 p27 p26 p25 p23 emle vcc pe2 p05 p24 rx63n group rx631 group plqp0100kb-a (100-pin lqfp) (top view)
r01ds0098ej0090 rev.0.90 page 24 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. table 1.5 list of pin and pin functions (177-pin tflga, 176-pin lfbga) (1/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 177-pin tflga 176-pin lfbga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb) a1 avss0 a2 avcc0 a3 vrefl0 a4 p42 irq10-ds an002 a5 p46 irq14-ds an006 a6 vcc a7 vss a8 p94 a20/d20 a9 vcc a10 p97 a23/d23 a11 pd6 d6[a6/d6] mtic5v/poe1# sslc2 irq6 an6 a12 p60 cs0# a13 p63 cs3#/cas# a14 pe1 d9[a9/d9] mtioc4c/t iocd9/po18 txd12/smosi12/ ssda12/txdx12/ siox12/sslb2/rspckb anex1 a15 pe2 d10[a10/d10] mtioc4a/ tioca9/po23 rxd12/smiso12/ sscl12/rxdx12/sslb3/ mosib irq7-ds an0 b1 p05 irq13 da1 b2 p07 irq15 adtrg0# b3 p40 irq8-ds an000 b4 p41 irq9-ds an001 b5 p47 irq15-ds an007 b6 p91 a17/d17 sck7 an015 b7 p92 a18/d18 rxd7/smiso7/sscl7 an016 b8 pd1 d1[a1/d1] mtioc4b/tiocb7/ tclkg mosic/ctx0 irq1 an009 b9 p96 a22/d22 b10 pd4 d4[a4/d4] poe3# sslc0 irq4 an012 b11 pg1 d25 b12 vss b13 p64 cs4#/we# b14 pe0 d8[a8/d8] tiocc9 sck12/sslb1 anex0 b15 pe3 d11[a11/d11] mtioc4b/tiocb9/po26/ poe8# et_erxd3/cts12#/ rts12#/ss12#/misob an1 c1 vrefl c2 vrefh c3 vrefh0 c4 p43 irq11-ds an003 c5 p45 irq13-ds an005 c6 p90 a16/d16 txd7/smosi7/ssda7 an014 c7 pd0 d0[a0/d0] tioca7 irq0 an008 c8 pd2 d2[a2/d2] mtioc4d/tioca8 misoc/crx0 irq2 an010 c9 pd3 d3[a3/d3] tiocb8/tclkh/poe8# rspckc irq3 an011 c10 pg0 d24 c11 vcc c12 p62 cs2#/ras# c13 pe4 d12[a12/d12] mtioc4d/mtioc1a/ tioca10/po28 et_erxd2/sslb0 an2
r01ds0098ej0090 rev.0.90 page 25 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. c14 vss c15 sdclk p70 d1 p01 tmci0 rxd6/smiso6/sscl6 irq9 an019 d2 p02 tmci1 sck6 irq10 an020 d3 p03 irq11 da0 d4 p00 tmri0 txd6/smosi6/ssda6 irq8 an018 d5 p44 irq12-ds an004 d6 p93 a19/d19 cts7#/rts7#/ss7# an017 d7 p95 a21/d21 d8 vss d9 pd5 d5[a5/d5] mtic5w/poe2# sslc1 irq5 an013 d10 pd7 d7[a7/d7] mtic5u/poe0# sslc3 irq7 an7 d11 p61 cs1#/sdcs# d12 pe5 d13[a13/d13] mtioc4c/mtioc2b/ tiocb10 et_rx_clk/ref50ck/ rspckb irq5 an3 d13 vcc d14 pe7 d15[a15/d15] tiocb11 misob irq7 an5 d15 p65 cs5#/cke e1 pj5 e2 emle e3 pf5 irq4 e4 vss e5* 1 nc e12 pe6 d14[a14/d14] ti oca11 mosib irq6 an4 e13 trdata0 pg2 d26 e14 trdata1 pg3 d27 e15 p67 cs7#/dqm1 crx2* 3 irq15 f1 vbatt f2 vcl f3 pj3 mtioc3c cts6#/rts6#/cts0#/ rts0#/ss6#/ss0# f4 bscanp f12 p66 cs6#/dqm0 ctx2* 3 f13 trsync# pg4 d28 f14 pa0 a0/bc0#/dqm2 mtioc4 a/tioca0/po16 et_tx_en/ rmii_txd_en/ssla1 f15 vss g1 xcin g2 xcout g3 md/fined g4 trst# pf4 g12 trclk pg5 d29 g13 trdata2 pg6 d30 g14 pa1 a1/dqm3 mtioc0b/mtclkc/ tiocb0/po17 et_wol/sck5/ssla2 irq11 g15 vcc h1 xtal p37 h2 vss table 1.5 list of pin and pin functions (177-pin tflga, 176-pin lfbga) (2/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 177-pin tflga 176-pin lfbga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 26 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. h3 res# h4 p35 nmi h12 pa4 a4 mtic5u/mtclka/ tioca1/tmri0/po20 et_mdc/txd5/smosi5/ ssda5/ssla0 irq5-ds h13 pa3 a3 mtioc0d/mtclkd/ tiocd0/tclkb/po19 et_mdio/rxd5/smiso5/ sscl5 irq6-ds h14 pa2 a2 po18 rxd5/smiso5/sscl5/ ssla3 h15 trdata3 pg7 d31 j1 extal p36 j2 vcc j3 p34 mtioc0a/tmci3/po12/ poe2# sck6/sck0/ usb0_dprpd irq4 j4 tms pf3 j12 pa5 a5 tiocb1/po2 1 et_linksta/rspcka j13 vss j14 pa7 a7 tiocb2/po23 et_wol/misoa j15 pa6 a6 mtic5v/mtclkb/ tioca2/tmci3/po22/ poe2# et_exout/cts5#/ rts5#/ss5#/mosia k1 p33 mtioc0d/tiocd0/ tmri3/po11/poe3# rxd6/rxd0/smiso6/ smiso0/sscl6/sscl0/ crx0 irq3-ds k2 p32 mtioc0c/tiocc0/tmo3/ po10/rtcout/rtcic2 txd6/txd0/smosi6/ smosi0/ssda6/ssda0/ ctx0/usb0_vbusen irq2-ds k3 tdi pf2 rxd1/smiso1/sscl1 k4 tck/finec pf1 sck1 k12 pb2 a10 tiocc3/tclkc/po26 et_rx_clk/ref50ck/ cts4#/rts4#/cts6#/ rts6#/ss4#/ss6# k13 p71 cs1# et_mdio k14 vcc k15 pb0 a8 mtic5w/tioca3/po24 et_erxd1/rmii_rxd1/ rxd4/rxd6/smiso4/ smiso6/sscl4/sscl6/ rspcka irq12 l1 p31 mtioc4d/tmci2/po9/ rtcic1 cts1#/rts1#/ss1#/ sslb0/usb0_dpupe irq1-ds l2 p30 mtioc4b/tmri3/po8/ rtcic0/poe8# rxd1/smiso1/sscl1/ misob/usb0_drpd irq0-ds l3 tdo pf0 txd1/smosi1/ssda1 l4 p25 cs5#/edack1 mtioc4c/mtclkb/ tioca4/po5 rxd3/smiso3/sscl3/ usb0_dprpd adtrg0# l12 pb6 a14 mtioc3d/tioca5/ po30 et_etxd1/rmii_txd1/ rxd9/smiso9/sscl9 l13 pb3 a11 mtioc0a/mtioc4a/ tiocd3/tclkd/tmo0/ po27/poe3# et_rx_er/rmii_rx_er/ sck4/sck6 l14 pb1 a9 mtioc0c/mtioc4c/ tiocb3/tmci0/po25 et_erxd0/rmii_rxd0/ txd4/txd6/smosi4/ smosi6/ssda4/ssda6 irq4-ds l15 p72 cs2# et_mdc m1 p27 cs7# mtioc2b/tmci3/po7 sck1/rspckb m2 p26 cs6# mtioc2a/tmo1/po6 txd1/cts3#/rts3# smosi1/ss3#/ssda1/ mosib table 1.5 list of pin and pin functions (177-pin tflga, 176-pin lfbga) (3/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 177-pin tflga 176-pin lfbga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 27 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. m3 p24 cs4#/edreq1 mtioc4a/mtclka/ tiocb4/tmri1/po4 sck3/usb0_vbusen m4 p86 tioca0 m5 p13 mtioc0b/tioca5/tmo3/ po13 txd2/smosi2/ssda2/ sda0[fm+] irq3 adtrg# m6 p56 wr2#/bc2#/ edack1 mtioc3c/tioca1 m7 p54 ale/edack0 mtioc4b/tmci1 et_linksta/cts2#/ rts2#/ss2#/ctx1 m8 p53* 2 bclk m9 p50 wr0#/wr# txd2/smosi2/ssda2/ sslb1 m10 pc5 a21/cs2#/ wait# mtioc3b/mtclkd/ tiocd6/tclkf/tmri2/ po29 et_etxd2/sck8/ rspcka m11 p81 edack0 mtioc3d/po27 et_etxd0/rmii_txd0/ rxd10/smiso10/sscl10 m12 p77 cs7# po23 et_rx_er/rmii_rx_er/ txd11/smosi11/ssda11 m13 pb7 a15 mtioc3b/tiocb5/ po31 et_crs/rmii_crs_dv/ txd9/smosi9/ssda9 m14 pb5 a13 mtioc2a/mtioc1b/ tiocb4/tmri1/po29/ poe1# et_etxd0/rmii_txd0/ sck9 m15 pb4 a12 tioca4/po28 et_tx_en/ rmii_txd_en/cts9#/ rts9#/ss9# n1 vcc n2 p23 edack0 mtioc3d/mtclkd/ tiocd3/po3 txd3/cts0#/rts0#/ smosi3/ss0#/ssda3/ usb0_dpupe n3 p22 edreq0 mtioc3b/mtclkc/ tiocc3/tmo0/po2 sck0/usb0_drpd n4 p15 mtioc0b/mtclkb/ tiocb2/tclkb/tmci2/ po13 rxd1/sck3/smiso1/ sscl1/crx1-ds/ usb1_dpupe irq5 n5 p12 mtic5u/tmci1 rxd2/smiso2/sscl2/ scl0[fm+] irq2 n6 p57 wait#/wr3#/ bc3#/edreq1 n7 p55 wait#/ edreq0 mtioc4d/tmo3 et_exout/crx1 irq10 n8 vcc_usb n9 p51 wr1#/bc1#/ wait# sck2/sslb2 n10 pc7 a23/cs0# mtioc3a/mtclkb/ tiocb6/tmo2/po31 et_col/txd8/smosi8/ ssda8/misoa irq14 n11 p82 edreq1 mtioc4a/po 28 et_etxd1/rmii_txd1/ txd10/smosi10/ssda10 n12 pc3 a19 mtioc4d/tclkb/po24 et_tx_er/txd5/ smosi5/ssda5/ietxd n13 pc0 a16 mtioc3c/tclkc/po17 et_erxd3/cts5#/ rts5#/ss5#/ssla1/ scl3 irq14 n14 p73 cs3# po16 et_wol n15 vss p1 vss table 1.5 list of pin and pin functions (177-pin tflga, 176-pin lfbga) (4/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 177-pin tflga 176-pin lfbga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 28 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. note 1. 176-pin lfbga does not have e5 pin note 2. the bclk function is multiplexed with the i/o port func tion for pin p53, so the port func tion is not available if the ex ternal bus is enabled. note 3. enabled only for the on-chip rom capacity: 2 mbytes/1.5 mbytes p2 p17 mtioc3a/mtioc3b/ tiocb0/tclkd/tmo1/ po15/poe8# sck1/txd3/smosi3/ ssda3/misoa/sda2-ds/ ietxd/usb1_vbus irq7 adtrg# p3 p87 tioca2 p4 p14 mtioc3a/mtclka/ tiocb5/tclka/tmri2/ po15 cts1#/rts1#/ss1#/ ctx1/usb0_dpupe/ usb0_ovrcura irq4 p5 p10 mtic5w/tmri3 irq0 p6 vcc_usb p7 vss_usb p8 usb1_dp p9 p52 rd# rxd2/smiso2/sscl2/ sslb3 p10 p83 edack1 mtioc4c et_crs/rmii_crs_dv/ cts10#/rts10#/ss10# p11 pc6 a22/cs1# mtioc3c/mtclka/ tioca6/tmci2/po30 et_etxd3/rxd8/ smiso8/sscl8/mosia irq13 p12 pc4 a20/cs3# mtioc3d/mtclkc/ tiocc6/tclke/tmci1/ po25/poe0# et_tx_clk/sck5/ cts8#/rts8#/ss8#/ ssla0 p13 pc2 a18 mtioc4b/tclka/po21 et_rx_dv/rxd5/ smiso5/sscl5/ssla3/ ierxd p14 p75 cs5# po20 et_erxd0/rmii_rxd0/ sck11 p15 vcc r1 p21 mtioc1b/tioca3/ tmci0/po1 rxd0/smiso0/sscl0/ scl1/usb0_exicen irq9 r2 p20 mtioc1a/tiocb3/ tmri0/po0 txd0/smosi0/ssda0/ sda1/usb0_id irq8 r3 p16 mtioc3c/mtioc3d/ tiocb1/tclkc/tmo2/ po14/rtcout txd1/rxd3/smosi1/ smiso3/ssda1/sscl3/ mosia/scl2-ds/ierxd/ usb0_vbus/ usb0_vbusen/ usb0_ovrcurb irq6 adtrg0# r4 p85 r5 p11 mtic5v/tmci3 sck2 irq1 r6 usb0_dm r7 usb0_dp r8 usb1_dm r9 p84 r10 vss r11 vcc r12 p80 edreq0 mtioc3b/po26 et_tx_en/ rmii_txd_en/sck10 r13 p76 cs6# po22 et_rx_clk/ref50ck/ rxd11/smiso11/sscl11 r14 p74 cs4# po19 et_erxd1/rmii_rxd1/ cts11#/rts11#/ss11# r15 pc1 a17 mtioc3a/tclkd/p o18 et_erxd2/sck5/ssla2/ sda3 irq12 table 1.5 list of pin and pin functions (177-pin tflga, 176-pin lfbga) (5/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 177-pin tflga 176-pin lfbga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 29 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. table 1.6 list of pin and pin functions (176-pin lqfp) (1/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 176-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb) 1 avss0 2p 0 5 irq13 da1 3 vrefh 4p 0 3 irq11 da0 5 vrefl 6 p02 tmci1 sck6 irq10 an020 7 p01 tmci0 rxd6/smiso6/sscl6 irq9 an019 8 p00 tmri0 txd6/smosi6/ssda6 irq8 an018 9p f 5 irq4 10 emle 11 pj5 12 vss 13 pj3 mtioc3c cts6#/rts6#/cts0#/ rts0#/ss6#/ss0# 14 vcl 15 vbatt 16 nc 17 trst# pf4 18 md/fined 19 xcin 20 xcout 21 res# 22 xtal p37 23 vss 24 extal p36 25 vcc 26 p35 nmi 27 p34 mtioc0a/tmci3/po12/ poe2# sck6/sck0/ usb0_dprpd irq4 28 p33 mtioc0d/tiocd0/ tmri3/po11/poe3# rxd6/rxd0/smiso6/ smiso0/sscl6/sscl0/ crx0 irq3-ds 29 p32 mtioc0c/tiocc0/tmo3/ po10/rtcout/rtcic2 txd6/txd0/smosi6/ smosi0/ssda6/ssda0/ ctx0/usb0_vbusen irq2-ds 30 tms pf3 31 tdi pf2 rxd1/smiso1/sscl1 32 p31 mtioc4d/tmci2/po9/ rtcic1 cts1#/rts1#/ss1#/ sslb0/usb0_dpupe irq1-ds 33 p30 mtioc4b/tmri3/po8/ rtcic0/poe8# rxd1/smiso1/sscl1/ misob/usb0_drpd irq0-ds 34 tck/finec pf1 sck1 35 tdo pf0 txd1/smosi1/ssda1 36 p27 cs7# mtioc2b/tmci3/po7 sck1/rspckb 37 p26 cs6# mtioc2a/tmo1/po6 txd1/cts3#/rts3# smosi1/ss3#/ssda1/ mosib 38 p25 cs5#/edack1 mtioc4c/mtclkb/ tioca4/po5 rxd3/smiso3/sscl3/ usb0_dprpd adtrg0# 39 vcc 40 p24 cs4#/edreq1 mtioc4a/mtclka/ tiocb4/tmri1/po4 sck3/usb0_vbusen
r01ds0098ej0090 rev.0.90 page 30 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 41 vss 42 p23 edack0 mtioc3d/mtclkd/ tiocd3/po3 txd3/cts0#/rts0#/ smosi3/ss0#/ssda3/ usb0_dpupe 43 p22 edreq0 mtioc3b/mtclkc/ tiocc3/tmo0/po2 sck0/usb0_drpd 44 p21 mtioc1b/tioca3/ tmci0/po1 rxd0/smiso0/sscl0/ scl1/usb0_exicen irq9 45 p20 mtioc1a/tiocb3/ tmri0/po0 txd0/smosi0/ssda0/ sda1/usb0_id irq8 46 p17 mtioc3a/mtioc3b/ tiocb0/tclkd/tmo1/ po15/poe8# sck1/txd3/smosi3/ ssda3/misoa/sda2-ds/ ietxd/usb1_vbus irq7 adtrg# 47 p87 tioca2 48 p16 mtioc3c/mtioc3d/ tiocb1/tclkc/tmo2/ po14/rtcout txd1/rxd3/smosi1/ smiso3/ssda1/sscl3/ mosia/scl2-ds/ierxd/ usb0_vbus/ usb0_vbusen/ usb0_ovrcurb irq6 adtrg0# 49 p86 tioca0 50 p15 mtioc0b/mtclkb/ tiocb2/tclkb/tmci2/ po13 rxd1/sck3/smiso1/ sscl1/crx1-ds/ usb1_dpupe irq5 51 p14 mtioc3a/mtclka/ tiocb5/tclka/tmri2/ po15 cts1#/rts1#/ss1#/ ctx1/usb0_dpupe/ usb0_ovrcura irq4 52 p85 53 p13 mtioc0b/tioca5/tmo3/ po13 txd2/smosi2/ssda2/ sda0[fm+] irq3 adtrg# 54 p12 mtic5u/tmci1 rxd2/smiso2/sscl2/ scl0[fm+] irq2 55 p11 mtic5v/tmci3 sck2 irq1 56 p10 mtic5w/tmri3 irq0 57 vcc_usb 58 usb0_dm 59 usb0_dp 60 vss_usb 61 p57 wait#/wr3#/ bc3#/edreq1 62 p56 wr2#/bc2#/ edack1 mtioc3c/tioca1 63 usb1_dm 64 usb1_dp 65 vcc_usb 66 p55 wait#/ edreq0 mtioc4d/tmo3 et_exout/crx1 irq10 67 p54 ale/edack0 mtioc4b/tmci1 et_linksta/cts2#/ rts2#/ss2#/ctx1 68 p53* 1 bclk 69 p84 70 p52 rd# rxd2/smiso2/sscl2/ sslb3 71 p51 wr1#/bc1#/ wait# sck2/sslb2 72 p50 wr0#/wr# txd2/smosi2/ssda2/ sslb1 table 1.6 list of pin and pin functions (176-pin lqfp) (2/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 176-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 31 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 73 vss 74 p83 edack1 mtioc4c et_crs/rmii_crs_dv/ cts10#/rts10#/ss10# 75 vcc 76 pc7 a23/cs0# mtioc3a/mtclkb/ tiocb6/tmo2/po31 et_col/txd8/smosi8/ ssda8/misoa irq14 77 pc6 a22/cs1# mtioc3c/mtclka/ tioca6/tmci2/po30 et_etxd3/rxd8/ smiso8/sscl8/mosia irq13 78 pc5 a21/cs2#/ wait# mtioc3b/mtclkd/ tiocd6/tclkf/tmri2/ po29 et_etxd2/sck8/ rspcka 79 p82 edreq1 mtioc4a/po28 et_etxd1/rmii_txd1/ txd10/smosi10/ssda10 80 p81 edack0 mtioc3d/po27 et_etxd0/rmii_txd0/ rxd10/smiso10/sscl10 81 p80 edreq0 mtioc3b/po26 et_tx_en/ rmii_txd_en/sck10 82 pc4 a20/cs3# mtioc3d/mtclkc/ tiocc6/tclke/tmci1/ po25/poe0# et_tx_clk/sck5/ cts8#/rts8#/ss8#/ ssla0 83 pc3 a19 mtioc4d/tclkb/po24 et_tx_er/txd5/ smosi5/ssda5/ietxd 84 p77 cs7# po23 et_rx_er/rmii_rx_er/ txd11/smosi11/ssda11 85 p76 cs6# po22 et_rx_clk/ref50ck/ rxd11/smiso11/sscl11 86 pc2 a18 mtioc4b/tclka /po21 et_rx_dv/rxd5/ smiso5/sscl5/ssla3/ ierxd 87 p75 cs5# po20 et_erxd0/rmii_rxd0/ sck11 88 p74 cs4# po19 et_erxd1/rmii_rxd1/ cts11#/rts11#/ss11# 89 pc1 a17 mtioc3a/tclkd/po18 et_erxd2/sck5/ssla2/ sda3 irq12 90 vcc 91 pc0 a16 mtioc3c/tclkc/po17 et_erxd3/cts5#/ rts5#/ss5#/ssla1/ scl3 irq14 92 vss 93 p73 cs3# po16 et_wol 94 pb7 a15 mtioc3b/tiocb5 /po31 et_crs/rmii_crs_dv/ txd9/smosi9/ssda9 95 pb6 a14 mtioc3d/tioca5/po30 et_etxd1/rmii_txd1/ rxd9/smiso9/sscl9 96 pb5 a13 mtioc2a/mtioc1b/ tiocb4/tmri1/po29/ poe1# et_etxd0/rmii_txd0/ sck9 97 pb4 a12 tioca4/po28 et_tx_en/ rmii_txd_en/cts9#/ rts9#/ss9# 98 pb3 a11 mtioc0a/mtioc4a/ tiocd3/tclkd/tmo0/ po27/poe3# et_rx_er/rmii_rx_er/ sck4/sck6 99 pb2 a10 tiocc3/tclkc/po26 et_rx_clk/ref50ck/ cts4#/rts4#/cts6#/ rts6#/ss4#/ss6# 100 pb1 a9 mtioc0c/mtioc4c/ tiocb3/tmci0/po25 et_erxd0/rmii_rxd0/ txd4/txd6/smosi4/ smosi6/ssda4/ssda6 irq4-ds table 1.6 list of pin and pin functions (176-pin lqfp) (3/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 176-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 32 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 101 p72 cs2# et_mdc 102 p71 cs1# et_mdio 103 vcc 104 pb0 a8 mtic5w/tioca3/po24 et_erxd1/rmii_rxd1/ rxd4/rxd6/smiso4/ smiso6/sscl4/sscl6/ rspcka irq12 105 vss 106 pa7 a7 tiocb2/po23 et_wol/misoa 107 pa6 a6 mtic5v/mtclkb/ tioca2/tmci3/po22/ poe2# et_exout/cts5#/ rts5#/ss5#/mosia 108 pa5 a5 tiocb1/po2 1 et_linksta/rspcka 109 pa4 a4 mtic5u/mtclka/ tioca1/tmri0/po20 et_mdc/txd5/smosi5/ ssda5/ssla0 irq5-ds 110 pa3 a3 mtioc0d/mtclkd/ tiocd0/tclkb/po19 et_mdio/rxd5/smiso5/ sscl5 irq6-ds 111 trdata3 pg7 d31 112 pa2 a2 po18 rxd5/smiso5/sscl5/ ssla3 113 trdata2 pg6 d30 114 pa1 a1/dqm3 mtioc0b/mtclkc/ tiocb0/po17 et_wol/sck5/ssla2 irq11 115 vcc 116 trclk pg5 d29 117 vss 118 pa0 a0/bc0#/dqm2 mtioc4 a/tioca0/po16 et_tx_en/ rmii_txd_en/ssla1 119 trsync# pg4 d28 120 p67 cs7#/dqm1 crx2* 2 irq15 121 trdata1 pg3 d27 122 p66 cs6#/dqm0 ctx2* 2 123 trdata0 pg2 d26 124 p65 cs5#/cke 125 pe7 d15[a15/d15] tiocb11 misob irq7 an5 126 pe6 d14[a14/d14] tioca11 mosib irq6 an4 127 vcc 128 sdclk p70 129 vss 130 pe5 d13[a13/d13] mtioc4c/mtioc2b/ tiocb10 et_rx_clk/ref50ck/ rspckb irq5 an3 131 pe4 d12[a12/d12] mtioc4d/mtioc1a/ tioca10/po28 et_erxd2/sslb0 an2 132 pe3 d11[a11/d11] mtioc4b/tiocb9/po26/ poe8# et_erxd3/cts12#/ rts12#/ss12#/misob an1 133 pe2 d10[a10/d10] mtioc4a/ tioca9/po23 rxd12/smiso12/ sscl12/rxdx12/sslb3/ mosib irq7-ds an0 134 pe1 d9[a9/d9] mtioc4c/t iocd9/po18 txd12/smosi12/ ssda12/txdx12/ siox12/sslb2/rspckb anex1 135 pe0 d8[a8/d8] tiocc9 sck12/sslb1 anex0 136 p64 cs4#/we# 137 p63 cs3#/cas# table 1.6 list of pin and pin functions (176-pin lqfp) (4/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 176-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 33 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. note 1. the bclk function is multiplexed with the i/o port func tion for pin p53, so the port func tion is not available if the ex ternal bus is enabled. note 2. enabled only for the on-chip rom capacity: 2 mbytes/1.5 mbytes 138 p62 cs2#/ras# 139 p61 cs1#/sdcs# 140 vss 141 p60 cs0# 142 vcc 143 pd7 d7[a7/d7] mtic5u/poe0# sslc3 irq7 an7 144 pg1 d25 145 pd6 d6[a6/d6] mtic5v/poe1# sslc2 irq6 an6 146 pg0 d24 147 pd5 d5[a5/d5] mtic5w/poe2# sslc1 irq5 an013 148 pd4 d4[a4/d4] poe3# sslc0 irq4 an012 149 p97 a23/d23 150 pd3 d3[a3/d3] tiocb8/tclkh/poe8# rspckc irq3 an011 151 vss 152 p96 a22/d22 153 vcc 154 pd2 d2[a2/d2] mtioc4d/tioca8 misoc/crx0 irq2 an010 155 p95 a21/d21 156 pd1 d1[a1/d1] mtioc4b/tiocb7/ tclkg mosic/ctx0 irq1 an009 157 p94 a20/d20 158 pd0 d0[a0/d0] tioca7 irq0 an008 159 p93 a19/d19 cts7#/rts7#/ss7# an017 160 p92 a18/d18 rxd7/smiso7/sscl7 an016 161 p91 a17/d17 sck7 an015 162 vss 163 p90 a16/d16 txd7/smosi7/ssda7 an014 164 vcc 165 p47 irq15-ds an007 166 p46 irq14-ds an006 167 p45 irq13-ds an005 168 p44 irq12-ds an004 169 p43 irq11-ds an003 170 p42 irq10-ds an002 171 p41 irq9-ds an001 172 vrefl0 173 p40 irq8-ds an000 174 vrefh0 175 avcc0 176 p07 irq15 adtrg0# table 1.6 list of pin and pin functions (176-pin lqfp) (5/5) pin number power supply clock system control i/o port bus exdmac timer communications interrupt s12ad, ad, da 176-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 34 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. table 1.7 list of pins and pin functions (145-pin tflga) (1/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 145-pin tflga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb) a1 avss0 a2 p07 irq15 adtrg0# a3 p40 irq8-ds an000 a4 p42 irq10-ds an002 a5 p45 irq13-ds an005 a6 p90 a16 txd7/smosi7/ssda7 an014 a7 p92 a18 rxd7/smiso7/sscl7 an016 a8 pd2 d2[a2/d2] mtioc4d/tioca8 misoc/crx0 irq2 an010 a9 pd6 d6[a6/d6] mtic5v/poe1# sslc2 irq6 an6 a10 vss a11 p62 cs2#/ras# a12 pe1 d9[a9/d9] mtioc4c/tiocd9/ po18 txd12/smosi12/ssda12/ txdx12/siox12/sslb2/ rspckb anex1 a13 pe3 d11[a11/d11] mtioc4b/tiocb9/ po26/poe8# cts12#/rts12#/ss12#/ misob/et_erxd3 an1 b1 vrefh b2 avcc0 b3 p05 irq13 da1 b4 vrefl0 b5 p43 irq11-ds an003 b6 p47 irq15-ds an007 b7 p91 a17 sck7 an015 b8 pd0 d0[a0/d0] tioca7 irq0 an008 b9 pd4 d4[a4/d4] poe3# sslc0 irq4 an012 b10 vcc b11 p61 cs1#/sdcs# b12 pe2 d10[a10/d10] mtioc4a/tioca9/ po23 rxd12/smiso12/sscl12/ rxdx12/sslb3/mosib irq7-ds an0 b13 pe4 d12[a12/d12] mtioc4d/mtioc1a/ tioca10/po28 sslb0/et_erxd2 an2 c1 vrefl c2 p02 tmci1 sck6 irq10 an020 c3 vrefh0 c4 p41 irq9-ds an001 c5 p46 irq14-ds an006 c6 vss c7 pd1 d1[a1/d1] mtioc4b/tiocb7/ tclkg mosic/ctx0 irq1 an009 c8 pd3 d3[a3/d3] tiocb8/tcl kh/poe8# rspckc irq3 an011 c9 pd7 d7[a7/d7] mtic5u/poe0# sslc3 irq7 an7 c10 p63 cs3#/cas# c11 pe0 d8[a8/d8] tiocc9 sck12/sslb1 anex0 c12 sdclk p70 c13 vss d1 p00 tmri0 txd6/smosi6/ssda6 irq8 an018 d2 pf5 irq4 d3 p03 irq11 da0 d4 p01 tmci0 rxd6/smiso6/sscl6 irq9 an019
r01ds0098ej0090 rev.0.90 page 35 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. d5 vcc d6 p93 a19 cts7#/rts7#/ss7# an017 d7 pd5 d5[a5/d5] mtic5w/poe2# sslc1 irq5 an013 d8 p60 cs0# d9 p64 cs4#/we# d10 pe7 d15[a15/d15] tiocb11 misob irq7 an5 d11 vcc d12 pe5 d13[a13/d13] mtioc4c/mtioc2b/ tiocb10 rspckb/et_rx_clk/ ref50ck irq5 an3 d13 pe6 d14[a14/d14] tioca11 irq6 an4 e1 vss e2 vcl e3 pj5 e4 emle e5 p44 irq12-ds an004 e10 pa0 a0/bc0# mtioc4a/tioca0/ po16 ssla1/et_tx_en/ rmii_txd_en e11 p66 cs6#/dqm0 ctx2* 2 e12 p65 cs5#/cke e13 p67 cs7#/dqm1 crx2* 2 irq15 f1 xcin f2 xcout f3 pj3 mtioc3c cts6#/rts6#/cts0#/ rts0#/ss6#/ss0# f4 vbatt f10 pa3 a3 mtioc0d/mtclkd/ tiocd0/tclkb/po19 rxd5/smiso5/sscl5/ et_mdio irq6-ds f11 vss f12 pa1 a1 mtioc0b/mtclkc/ tiocb0/po17 sck5/ssla2/et_wol irq11 f13 pa2 a2 po18 rxd5/smiso5/sscl5/ ssla3 g1 xtal p37 g2 res# g3 md/fined g4 bscanp g10 pa5 a5 tiocb1/po2 1 rspcka/et_linksta g11 pa6 a6 mtic5v/mtclkb/ tioca2/tmci3/po22/ poe2# cts5#/rts5#/ss5# mosia/et_exout g12 vcc g13 pa4 a4 mtic5u/mtclka/ tioca1/tmri0/po20 txd5/smosi5/ssda5/ ssla0/et_mdc irq5-ds h1 extal p36 h2 vcc h3 vss h4 p35 nmi h10 p72 cs2# et_mdc h11 p71 cs1# et_mdio table 1.7 list of pins and pin functions (145-pin tflga) (2/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 145-pin tflga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 36 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. h12 pb0 a8 mtic5w/tioca3/po24 rxd4/rxd6/smiso4/ smiso6/sscl4/sscl6/ rspcka/t_erxd1/ rmii_rxd1 irq12 h13 pa7 a7 tiocb2/po23 misoa/et_wol j1 trst# p34 mtioc0a/tmci3/po12/ poe2# sck6/sck0/ usb0_dprpd irq4 j2 p33 mtioc0d/tiocd0/ tmri3/po11/poe3# rxd6/rxd0/smiso6/ smiso0/sscl6/sscl0/ crx0 irq3-ds j3 p32 mtioc0c/tiocc0/ tmo3/po10/rtcout/ rtcic2 txd6/txd0/smosi6/ smosi0/ssda6/ssda0/ ctx0/usb0_vbusen irq2-ds j4 tdi p30 mtioc4b/tmri3/ po8.rtcic0/poe8# rxd1/smiso1/sscl1/ misob/usb0_drpd irq0-ds j10 pb3 a11 mtioc0a/mtioc4a/ tiocd3/tclkd/tmo0/ po27/poe3# sck4/sck6/et_rx_er/ rmii_rx_er j11 pb4 a12 tioca4/po28 cts9#/rts9#/ss9#/ et_tx_en/rmii_txd_en j12 pb2 a10 tiocc3/tclkc/po26 cts4#/rts4#/cts6#/ rts6#/ss4#/ss6#/ et_rx_clk/ref50ck j13 pb1 a9 mtioc0c/mtioc4c/ tiocb3/tmci0/po25 txd4/txd6/smosi4/ smosi6/ssda4/ssda6/ et_erxd0/rmii_rxd0 irq4-ds k1 tck/finec p27 cs7# mtioc 2b/tmci3/po7 sck1/rspckb k2 tdo p26 cs6# mtioc2a/tmo1/po6 txd1/cts3#/rts3#/ smosi1/ss3#/ssda1/ mosib k3 tms p31 mtioc4d/tmci2/po9/ rtcic1 cts1#/rts1#/ss1#/ sslb0/usb0_dpupe irq1-ds k4 p15 mtioc0b/mtclkb/ tiocb2/tclkb/tmci2/ po13 rxd1/sck3/smiso1/ sscl1/crx1-ds irq5 k5 trdata2 p54 ale/edack0 mtioc4b/tmci1 cts2#/rts2#/ss2#/ ctx1/et_linksta k6 p53* 1 bclk k7 p51 wr1#/bc1#/ wait# sck2/sslb2 k8 vcc k9 trdata0 p80 edreq0 mtioc3b/po26 sck10/et_tx_en/ rmii_txd_en k10 p76 cs6# po22 rxd11/smiso11/sscl11/ et_rx_clk/ref50ck k11 pb7 a15 mtioc3b/tiocb5/ po31 txd9/smosi9/ssda9/ et_crs/rmii_crs_dv k12 pb6 a14 mtioc3d/tioca5/ po30 rxd9/smiso9/sscl9/ et_etxd1/rmii_txd1 k13 pb5 a13 mtioc2a/mtioc1b/ tiocb4/tmri1/po29/ poe1# sck9/et_etxd0/ rmii_txd0 l1 p25 cs5#/edack1 mtioc4c/mtclkb/ tioca4/po5 rxd3/smiso3/sscl3/ usb0_dprpd adtrg0# l2 p23 edack0 mtioc3d/mtclkd/ tiocd3/po3 txd3/cts0#/rts0#/ smosi3/ss0#/ssda3/ usb0_dpupe table 1.7 list of pins and pin functions (145-pin tflga) (3/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 145-pin tflga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 37 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. l3 p16 mtioc3c/mtioc3d/ tiocb1/tclkc/tmo2/ po14/rtcout txd1/rxd3/smosi1/ smiso3/ssda1/sscl3/ mosia/scl2-ds/ierxd/ usb0_vbus/ usb0_vbusen/ usb0_ovrcurb irq6 adtrg0# l4 p24 cs4#/edreq1 mtioc4a/mtclka/ tiocb4/tmri1/po4 sck3/usb0_vbusen l5 p13 mtioc0b/tioca5/ tmo3/po13 txd2/smosi2/ssda2/ sda0[fm+] irq3 adtrg# l6 p56 edack1 mtioc3c/tioca1 l7 p52 rd# rxd2/smiso2/sscl2/ sslb3 l8 trclk p83 edack1 mtioc4c cts10#/rts10#/ss10#/ et_crs/rmii_crs_dv l9 pc5 a21/cs2#/ wait# mtioc3b/mtclkd/ tiocd6/tclkf/tmri2/ po29 sck8/rspcka/ et_etxd2 l10 pc4 a20/cs3# mtioc3d/mtclkc/ tiocc6/tclke/tmci1/ po25/poe0# sck5/cts8#/rts8#/ ss8#/ssla0/et_tx_clk l11 pc2 a18 mtioc4b/tclka/po21 rxd5/smiso5/sscl5/ ssla3/ierxd/et_rx_dv l12 p73 cs3# po16 et_wol l13 vss m1 p22 edreq0 mtioc3b/mtclkc/ tiocc3/tmo0/po2 sck0/usb0_drpd m2 p17 mtioc3a/mtioc3b/ tiocb0/tclkd/tmo1/ po15/poe8# sck1/txd3/smosi3/ ssda3/misoa/sda2-ds/ ietxd irq7 adtrg# m3 p86 tioca0 m4 p12 tmci1 rxd2/smiso2/sscl2/ scl0[fm+] irq2 m5 vcc_usb m6 vss_usb m7 p50 wr0#/wr# txd2/smosi2/ssda2/ sslb1 m8 pc6 a22/cs1# mtioc3c/mtclka/ tioca6/tmci2/po30 rxd8/smiso8/sscl8/ mosia/et_etxd3 irq13 m9 trdata1 p81 edack0 mtioc3d/po27 rxd10/smiso10/sscl10/ et_etxd0/rmii_txd0 m10 p77 cs7# po23 txd11/smosi11/ssda11/ et_rx_er/rmii_rx_er m11 pc0 a16 mtioc3c/tclkc/po17 cts5#/rts5#/ss5#/ ssla1/scl3/et_erxd3 irq14 m12 pc1 a17 mtioc3a/tclkd/po18 sck5/ssla2/sda3/ et_erxd2 irq12 m13 vcc n1 p21 mtioc1b/tioca3/ tmci0/po1 rxd0/smiso0/sscl0/ scl1/usb0_exicen irq9 n2 p20 mtioc1a/tiocb3/ tmri0/po0 txd0/smosi0/ssda0/ sda1/usb0_id irq8 n3 p87 tioca2 n4 p14 mtioc3a/mtclka/ tiocb5/tclka/tmri2/ po15 cts1#/rts1#/ss1#/ ctx1/usb0_dpupe/ usb0_ovrcura irq4 n5 usb0_dm n6 usb0_dp table 1.7 list of pins and pin functions (145-pin tflga) (4/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 145-pin tflga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 38 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. note 1. the bclk function is multiplexed with the i/o port func tion for pin p53, so the port func tion is not available if the ex ternal bus is enabled. note 2. enabled only for the on-chip rom capacity: 2 mbytes/1.5 mbytes n7 trdata3 p55 wait#/ edreq0 mtioc4d/tmo3 crx1/et_exout irq10 n8 vss n9 pc7 a23/cs0# mtioc3a/mtclkb/ tiocb6/tmo2/po31 txd8/smosi8/ssda8/ misoa/et_col irq14 n10 trsync# p82 edreq1 mtioc4a/ po28 txd10/smosi10/ssda10/ et_etxd1/rmii_txd1 n11 pc3 a19 mtioc4d/tclkb/po24 txd5/smosi5/ssda5/ ietxd/et_tx_er n12 p75 cs5# po20 sck11/et_erxd0/ rmii_rxd0 n13 p74 cs4# po19 cts11#/rts11#/ss11#/ et_erxd1/rmii_rxd1 table 1.7 list of pins and pin functions (145-pin tflga) (5/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 145-pin tflga (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 39 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. table 1.8 list of pins and pin functions (144-pin lqfp) (1/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 144-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb) 1 avss0 2p05 irq13 da1 3 vrefh 4p03 irq11 da0 5 vrefl 6 p02 tmci1 sck6 irq10 an020 7 p01 tmci0 rxd6/smiso6/sscl6 irq9 an019 8 p00 tmri0 txd6/smosi6/ssda6 irq8 an018 9pf5 irq4 10 emle 11 pj5 12 vss 13 pj3 mtioc3c cts6#/rts6#/cts0#/ rts0#/ss6#/ss0# 14 vcl 15 vbatt 16 md/fined 17 xcin 18 xcout 19 res# 20 xtal p37 21 vss 22 extal p36 23 vcc 24 p35 nmi 25 trst# p34 mtioc0a/tmci3/ po12/poe2# sck6/sck0/ usb0_dprpd irq4 26 p33 mtioc0d/tiocd0/ tmri3/po11/poe3# rxd6/rxd0/smiso6/ smiso0/sscl6/ sscl0/crx0 irq3-ds 27 p32 mtioc0c/tiocc0/ tmo3/po10/rtcout/ rtcic2 txd6/txd0/smosi6/ smosi0/ssda6/ ssda0/ctx0/ usb0_vbusen irq2-ds 28 tms p31 mtioc4d/tmci2/po9/ rtcic1 cts1#/rts1#/ss1#/ sslb0/usb0_dpupe irq1-ds 29 tdi p30 mtioc4b/tmri3/ po8.rtcic0/poe8# rxd1/smiso1/sscl1/ misob/usb0_drpd irq0-ds 30 tck/finec p27 cs7# mtioc 2b/tmci3/po7 sck1/rspckb 31 tdo p26 cs6# mtioc2a/tmo1/po6 txd1/cts3#/rts3#/ smosi1/ss3#/ssda1/ mosib 32 p25 cs5#/edack1 mtioc4c/mtclkb/ tioca4/po5 rxd3/smiso3/sscl3/ usb0_dprpd adtrg0# 33 p24 cs4#/edreq1 mtioc4a/mtclka/ tiocb4/tmri1/po4 sck3/usb0_vbusen 34 p23 edack0 mtioc3d/mtclkd/ tiocd3/po3 txd3/cts0#/rts0#/ smosi3/ss0#/ssda3/ usb0_dpupe 35 p22 edreq0 mtioc3b/mtclkc/ tiocc3/tmo0/po2 sck0/usb0_drpd 36 p21 mtioc1b/tioca3/ tmci0/po1 rxd0/smiso0/sscl0/ scl1/usb0_exicen irq9
r01ds0098ej0090 rev.0.90 page 40 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 37 p20 mtioc1a/tiocb3/ tmri0/po0 txd0/smosi0/ssda0/ sda1/usb0_id irq8 38 p17 mtioc3a/mtioc3b/ tiocb0/tclkd/tmo1/ po15/poe8# sck1/txd3/smosi3/ ssda3/misoa/sda2- ds/ietxd irq7 adtrg# 39 p87 tioca2 40 p16 mtioc3c/mtioc3d/ tiocb1/tclkc/tmo2/ po14/rtcout txd1/rxd3/smosi1/ smiso3/ssda1/ sscl3/mosia/scl2- ds/ierxd/ usb0_vbus/ usb0_vbusen/ usb0_ovrcurb irq6 adtrg0# 41 p86 tioca0 42 p15 mtioc0b/mtclkb/ tiocb2/tclkb/ tmci2/po13 rxd1/sck3/smiso1/ sscl1/crx1-ds irq5 43 p14 mtioc3a/mtclka/ tiocb5/tclka/ tmri2/po15 cts1#/rts1#/ss1#/ ctx1/usb0_dpupe/ usb0_ovrcura irq4 44 p13 mtioc0b/tioca5/ tmo3/po13 txd2/smosi2/ssda2/ sda0[fm+] irq3 adtrg# 45 p12 tmci1 rxd2/smiso2/sscl2/ scl0[fm+] irq2 46 vcc_usb 47 usb0_dm 48 usb0_dp 49 vss_usb 50 p56 edack1 mtioc3c/tioca1 51 trdata3 p55 wait#/ edreq0 mtioc4d/tmo3 crx1/et_exout irq10 52 trdata2 p54 ale/edack0 mtioc4b/tmci1 cts2#/rts2#/ss2#/ ctx1/et_linksta 53 p53* 1 bclk 54 p52 rd# rxd2/smiso2/sscl2/ sslb3 55 p51 wr1#/bc1#/ wait# sck2/sslb2 56 p50 wr0#/wr# txd2/smosi2/ssda2/ sslb1 57 vss 58 trclk p83 edack1 mtioc4c cts10#/rts10#/ ss10#/et_crs/ rmii_crs_dv 59 vcc 60 pc7 a23/cs0# mtioc3a/mtclkb/ tiocb6/tmo2/po31 txd8/smosi8/ssda8/ misoa/et_col irq14 61 pc6 a22/cs1# mtioc3c/mtclka/ tioca6/tmci2/po30 rxd8/smiso8/sscl8/ mosia/et_etxd3 irq13 62 pc5 a21/cs2#/ wait# mtioc3b/mtclkd/ tiocd6/tclkf/ tmri2/po29 sck8/rspcka/ et_etxd2 63 trsync# p82 edreq1 mtioc4a/po28 txd10/smosi10/ ssda10/et_etxd1/ rmii_txd1 64 trdata1 p81 edack0 mtioc3d/po27 rxd10/smiso10/ sscl10/et_etxd0/ rmii_txd0 table 1.8 list of pins and pin functions (144-pin lqfp) (2/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 144-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 41 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 65 trdata0 p80 edreq0 mtioc3b/po26 sck10/et_tx_en/ rmii_txd_en 66 pc4 a20/cs3# mtioc3d/mtclkc/ tiocc6/tclke/ tmci1/po25/poe0# sck5/cts8#/rts8#/ ss8#/ssla0/ et_tx_clk 67 pc3 a19 mtioc4d/tclkb/ po24 txd5/smosi5/ssda5/ ietxd/et_tx_er 68 p77 cs7# po23 txd11/smosi11/ ssda11/et_rx_er/ rmii_rx_er 69 p76 cs6# po22 rxd11/smiso11/ sscl11/et_rx_clk/ ref50ck 70 pc2 a18 mtioc4b/tclka/ po21 rxd5/smiso5/sscl5/ ssla3/ierxd/ et_rx_dv 71 p75 cs5# po20 sck11/et_erxd0/ rmii_rxd0 72 p74 cs4# po19 cts11#/rts11#/ ss11#/et_erxd1/ rmii_rxd1 73 pc1 a17 mtioc3a/tclkd/ po18 sck5/ssla2/sda3/ et_erxd2 irq12 74 vcc 75 pc0 a16 mtioc3c/tclkc/ po17 cts5#/rts5#/ss5#/ ssla1/scl3/ et_erxd3 irq14 76 vss 77 p73 cs3# po16 et_wol 78 pb7 a15 mtioc3b/tiocb5/ po31 txd9/smosi9/ssda9/ et_crs/ rmii_crs_dv 79 pb6 a14 mtioc3d/tioca5/ po30 rxd9/smiso9/sscl9/ et_etxd1/rmii_txd1 80 pb5 a13 mtioc2a/mtioc1b/ tiocb4/tmri1/po29/ poe1# sck9/et_etxd0/ rmii_txd0 81 pb4 a12 tioca4/po28 cts9#/rts9#/ss9#/ et_tx_en/ rmii_txd_en 82 pb3 a11 mtioc0a/mtioc4a/ tiocd3/tclkd/tmo0/ po27/poe3# sck4/sck6/ et_rx_er/ rmii_rx_er 83 pb2 a10 tiocc3/tclkc/po26 cts4#/rts4#/cts6#/ rts6#/ss4#/ss6#/ et_rx_clk/ref50ck 84 pb1 a9 mtioc0c/mtioc4c/ tiocb3/tmci0/po25 txd4/txd6/smosi4/ smosi6/ssda4/ ssda6/et_erxd0/ rmii_rxd0 irq4-ds 85 p72 cs2# et_mdc 86 p71 cs1# et_mdio 87 pb0 a8 mtic5w/tioca3/ po24 rxd4/rxd6/smiso4/ smiso6/sscl4/ sscl6/rspcka/ t_erxd1/rmii_rxd1 irq12 88 pa7 a7 tiocb2/po23 misoa/et_wol 89 pa6 a6 mtic5v/mtclkb/ tioca2/tmci3/po22/ poe2# cts5#/rts5#/ss5# mosia/et_exout 90 pa5 a5 tiocb1/po21 rspcka/et_linksta table 1.8 list of pins and pin functions (144-pin lqfp) (3/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 144-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 42 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 91 vcc 92 pa4 a4 mtic5u/mtclka/ tioca1/tmri0/po20 txd5/smosi5/ssda5/ ssla0/et_mdc irq5-ds 93 vss 94 pa3 a3 mtioc0d/mtclkd/ tiocd0/tclkb/po19 rxd5/smiso5/sscl5/ et_mdio irq6-ds 95 pa2 a2 po18 rxd5/smiso5/sscl5/ ssla3 96 pa1 a1 mtioc0b/mtclkc/ tiocb0/po17 sck5/ssla2/et_wol irq11 97 pa0 a0/bc0# mtioc4a/tioca0/ po16 ssla1/et_tx_en/ rmii_txd_en 98 p67 cs7#/dqm1 crx2* 2 irq15 99 p66 cs6#/dqm0 ctx2* 2 100 p65 cs5#/cke 101 pe7 d15[a15/d15] ti ocb11 misob irq7 an5 102 pe6 d14[a14/d14] tioca11 irq6 an4 103 vcc 104 sdclk p70 105 vss 106 pe5 d13[a13/d13] mtioc4c/mtioc2b/ tiocb10 rspckb/et_rx_clk/ ref50ck irq5 an3 107 pe4 d12[a12/d12] mtioc4d/mtioc1a/ tioca10/po28 sslb0/et_erxd2 an2 108 pe3 d11[a11/d11] mtioc4b/tiocb9/ po26/poe8# cts12#/rts12#/ ss12#/misob/ et_erxd3 an1 109 pe2 d10[a10/d10] mtioc4a/tioca9/ po23 rxd12/smiso12/ sscl12/rxdx12/ sslb3/mosib irq7-ds an0 110 pe1 d9[a9/d9] mtioc4c/tiocd9/ po18 txd12/smosi12/ ssda12/txdx12/ siox12/sslb2/ rspckb anex1 111 pe0 d8[a8/d8] tiocc9 sck12/sslb1 anex0 112 p64 cs4#/we# 113 p63 cs3#/cas# 114 p62 cs2#/ras# 115 p61 cs1#/sdcs# 116 vss 117 p60 cs0# 118 vcc 119 pd7 d7[a7/d7] mtic5u/poe0# sslc3 irq7 an7 120 pd6 d6[a6/d6] mtic5v/poe1# sslc2 irq6 an6 121 pd5 d5[a5/d5] mtic5w/poe2# sslc1 irq5 an013 122 pd4 d4[a4/d4] poe3# sslc0 irq4 an012 123 pd3 d3[a3/d3] tiocb8/tclkh/ poe8# rspckc irq3 an011 124 pd2 d2[a2/d2] mtioc4d/tioca8 misoc/crx0 irq2 an010 125 pd1 d1[a1/d1] mtioc4b/tiocb7/ tclkg mosic/ctx0 irq1 an009 126 pd0 d0[a0/d0] tioca7 irq0 an008 127 p93 a19 cts7#/rts7#/ss7# an017 table 1.8 list of pins and pin functions (144-pin lqfp) (4/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 144-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 43 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. note 1. the bclk function is multiplexed with the i/o port func tion for pin p53, so the port func tion is not available if the ex ternal bus is enabled. note 2. enabled only for the on-chip rom capacity: 2 mbytes/1.5 mbytes 128 p92 a18 rxd7/smiso7/sscl7 an016 129 p91 a17 sck7 an015 130 vss 131 p90 a16 txd7/smosi7/ssda7 an014 132 vcc 133 p47 irq15-ds an007 134 p46 irq14-ds an006 135 p45 irq13-ds an005 136 p44 irq12-ds an004 137 p43 irq11-ds an003 138 p42 irq10-ds an002 139 p41 irq9-ds an001 140 vrefl0 141 p40 irq8-ds an000 142 vrefh0 143 avcc0 144 p07 irq15 adtrg0# table 1.8 list of pins and pin functions (144-pin lqfp) (5/5) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 144-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 44 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. table 1.9 list of pins and pin functions (100-pin lqfp) (1/4) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 100-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb) 1 vrefh 2emle 3 vrefl 4 pj3 mtioc3c cts6#/rts6#/cts0#/ rts0#/ss6#/ss0# 5vcl 6vbatt 7 md/fined 8xcin 9 xcout 10 res# 11 xtal p37 12 vss 13 extal p36 14 vcc 15 p35 nmi 16 trst# p34 mtioc0a/tmci3/ po12/poe2# sck6/sck0/ usb0_dprpd irq4 17 p33 mtioc0d/tiocd0/ tmri3/po11/poe3# rxd6/rxd0/smiso6/ smiso0/sscl6/ sscl0/crx0* 1 irq3-ds 18 p32 mtioc0c/tiocc0/ tmo3/po10/rtcout/ rtcic2 txd6/txd0/smosi6/ smosi0/ssda6/ ssda0/ctx0* 1 / usb0_vbusen irq2-ds 19 tms p31 mtioc4d/tmci2/po9/ rtcic1 cts1#/rts1#/ss1#/ sslb0/usb0_dpupe irq1-ds 20 tdi p30 mtioc4b/tmri3/po8/ rtcic0/poe8# rxd1/smiso1/sscl1/ misob/usb0_drpd irq0-ds 21 tck/finec p27 cs7# mtioc2b /tmci3/po7 sck1/rspckb 22 tdo p26 cs6# mtioc2a/tmo1/po6 txd1/cts3#/rts3#/ smosi1/ss3#/ssda1/ mosib 23 p25 cs5#/edack1 mtioc4c/mtclkb/ tioca4/po5 rxd3/smiso3/sscl3/ usb0_dprpd adtrg0# 24 p24 cs4#/edreq1 mtioc4a/mtclka/ tiocb4/tmri1/po4 sck3/usb0_vbusen 25 p23 edack0 mtioc3d/mtclkd/ tiocd3/po3 txd3/cts0#/rts0#/ smosi3/ss0#/ssda3/ usb0_dpupe 26 p22 edreq0 mtioc3b/mtclkc/ tiocc3/tmo0/po2 sck0/usb0_drpd 27 p21 mtioc1b/tioca3/ tmci0/po1 rxd0/smiso0/sscl0/ usb0_exicen irq9 28 p20 mtioc1a/tiocb3/ tmri0/po0 txd0/smosi0/ssda0/ usb0_id irq8 29 p17 mtioc3a/mtioc3b/ tiocb0/tclkd/tmo1/ po15/poe8# sck1/txd3/smosi3/ ssda3/misoa/sda2- ds/ietxd irq7 adtrg# 30 p16 mtioc3c/mtioc3d/ tiocb1/tclkc/tmo2/ po14/rtcout txd1/rxd3/smosi1/ smiso3/ssda1/ sscl3/mosia/scl2- ds/ierxd/ usb0_vbus/ usb0_vbusen/ usb0_ovrcurb irq6 adtrg0#
r01ds0098ej0090 rev.0.90 page 45 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 31 p15 mtioc0b/mtclkb/ tiocb2/tclkb/tmci2/ po13 rxd1/sck3/smiso1/ sscl1/crx1-ds irq5 32 p14 mtioc3a/mtclka/ tiocb5/tclka/tmri2/ po15 cts1#/rts1#/ss1#/ ctx1/usb0_dpupe/ usb0_ovrcura irq4 33 p13 mtioc0b/tioca5/ tmo3/po13 txd2/smosi2/ssda2/ sda0[fm+] irq3 adtrg# 34 p12 tmci1 rxd2/smiso2/sscl2/ scl0[fm+] irq2 35 vcc_usb 36 usb0_dm 37 usb0_dp 38 vss_usb 39 p55 wait#/ edreq0 mtioc4d/tmo3 crx1/et_exout irq10 40 p54 ale/edack0 mtioc4b/tmci1 cts2#/rts2#/ss2#/ ctx1/et_linksta 41 p53* 2 bclk 42 p52 rd# rxd2/smiso2/sscl2/ sslb3 43 p51 wr1#/bc1#/ wait# sck2/sslb2 44 p50 wr0#/wr# txd2/smosi2/ssda2/ sslb1 45 pc7 a23/cs0# mtioc3a/mtclkb/ tmo2/po31 txd8/smosi8/ssda8/ misoa/et_col irq14 46 pc6 a22/cs1# mtioc3c/mtclka/ tmci2/po30 rxd8/smiso8/sscl8/ mosia/et_etxd3 irq13 47 pc5 a21/cs2#/ wait# mtioc3b/mtclkd/ tmri2/po29 sck8/rspcka/ et_etxd2 48 pc4 a20/cs3# mtioc3d/mtclkc/ tmci1/po25/poe0# sck5/cts8#/rts8#/ ss8#/ssla0/ et_tx_clk 49 pc3 a19 mtioc4d/tclkb/ po24 txd5/smosi5/ssda5/ ietxd/et_tx_er 50 pc2 a18 mtioc4b/tclka/po21 rxd5/smiso5/sscl5/ ssla3/ierxd/ et_rx_dv 51 pc1 a17 mtioc3a/tclkd/ po18 sck5/ssla2/ et_erxd2 irq12 52 pc0 a16 mtioc3c/tclkc/ po17 cts5#/rts5#/ss5#/ ssla1/et_erxd3 irq14 53 pb7 a15 mtioc3b/tiocb5/ po31 txd9/smosi9/ssda9/ et_crs/ rmii_crs_dv 54 pb6 a14 mtioc3d/tioca5/ po30 rxd9/smiso9/sscl9/ et_etxd1/rmii_txd1 55 pb5 a13 mtioc2a/mtioc1b/ tiocb4/tmri1/po29/ poe1# sck9/et_etxd0/ rmii_txd0 56 pb4 a12 tioca4/po28 cts9#/rts9#/ss9#/ et_tx_en/ rmii_txd_en 57 pb3 a11 mtioc0a/mtioc4a/ tiocd3/tclkd/tmo0/ po27/poe3# sck6/et_rx_er/ rmii_rx_er 58 pb2 a10 tiocc3/tclkc/po26 cts6#/rts6#/ss6#/ et_rx_clk/ref50ck table 1.9 list of pins and pin functions (100-pin lqfp) (2/4) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 100-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 46 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. 59 pb1 a9 mtioc0c/mtioc4c/ tiocb3/tmci0/po25 txd6/smosi6/ssda6/ et_erxd0/ rmii_rxd0 irq4-ds 60 vcc 61 pb0 a8 mtic5w/tioca3/po24 rxd6/smiso6/sscl6/ rspcka/et_erxd1/ rmii_rxd1 irq12 62 vss 63 pa7 a7 tiocb2/po23 misoa/et_wol 64 pa6 a6 mtic5v/mtclkb/ tioca2/tmci3/po22/ poe2# cts5#/rts5#/ss5#/ mosia/et_exout 65 pa5 a5 tiocb1/po21 rspcka/et_linksta 66 pa4 a4 mtic5u/mtclka/ tioca1/tmri0/po20 txd5/smosi5/ssda5/ ssla0/et_mdc irq5-ds 67 pa3 a3 mtioc0d/mtclkd/ tiocd0/tclkb/po19 rxd5/smiso5/sscl5/ et_mdio irq6-ds 68 pa2 a2 po18 rxd5/smiso5/sscl5/ ssla3 69 pa1 a1 mtioc0b/mtclkc/ tiocb0/po17 sck5/ssla2/et_wol irq11 70 pa0 a0/bc0# mtioc4a/tioca0/ po16 ssla1/et_tx_en/ rmii_txd_en 71 pe7 d15[a15/d15] misob irq7 an5 72 pe6 d14[a14/d14] mosib irq6 an4 73 pe5 d13[a13/d13] mtioc4c/ mtioc2b rspckb/et_rx_clk/ ref50ck irq5 an3 74 pe4 d12[a12/d12] mtioc4d/mtioc1a/ po28 sslb0/et_erxd2 an2 75 pe3 d11[a11/d11] mtioc4b/po26/poe8# cts12#/rts12#/ ss12#/misob/ et_erxd3 an1 76 pe2 d10[a10/d10] mtioc4 a/po23 rxd12/smiso12/ sscl12/rxdx12/ sslb3/mosib irq7-ds an0 77 pe1 d9[a9/d9] mtioc4c/po18 txd12/smosi12/ ssda12/txdx12/ siox12/sslb2/ rspckb anex1 78 pe0 d8[a8/d8] sck12/sslb1 anex0 79 pd7 d7[a7/d7] mtic5u/poe0# irq7 an7 80 pd6 d6[a6/d6] mtic5v/poe1# irq6 an6 81 pd5 d5[a5/d5] mtic5w/poe2# irq5 an013 82 pd4 d4[a4/d4] poe3# irq4 an012 83 pd3 d3[a3/d3] poe8# irq3 an011 84 pd2 d2[a2/d2] mtioc4d crx0* 1 irq2 an010 85 pd1 d1[a1/d1] mtioc4b ctx0* 1 irq1 an009 86 pd0 d0[a0/d0] irq0 an008 87 p47 irq15-ds an007 88 p46 irq14-ds an006 89 p45 irq13-ds an005 90 p44 irq12-ds an004 91 p43 irq11-ds an003 92 p42 irq10-ds an002 93 p41 irq9-ds an001 table 1.9 list of pins and pin functions (100-pin lqfp) (3/4) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 100-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 47 of 106 dec 27, 2011 rx63n group, rx631 group 1. overview under development preliminary document specifications in this document are tentative and subject to change. note 1. enabled only for the on-chip rom capacity of 768 kbytes or more note 2. the bclk function is multiplexed with the i/o port func tion for pin p53, so the port func tion is not available if the ex ternal bus is enabled. 94 vrefl0 95 p40 irq8-ds an000 96 vrefh0 97 avcc0 98 p07 irq15 adtrg0# 99 avss0 100 p05 irq13 da1 table 1.9 list of pins and pin functions (100-pin lqfp) (4/4) pin no. power supply clock system control i/o port bus exdmac timers communications interrupt s12ad ad da 100-pin lqfp (mtu, tpu, tmr, ppg, rtc, poe) (etherc, scic, scid, rspi, riic, can, ieb, usb)
r01ds0098ej0090 rev.0.90 page 48 of 106 dec 27, 2011 rx63n group, rx631 group 2. cpu under development preliminary document specifications in this document are tentative and subject to change. 2. cpu figure 2.1 shows the register set of the cpu. figure 2.1 register set of the cpu note 1. the stack pointer (sp) can be the interrupt stack pointer (isp) or user stack pointer (usp), according to the value of the u bit in the psw. usp (user stack pointer) isp (interrupt stack pointer) intb (interrupt table register) pc (program counter) psw (processor status word) bpc (backup pc) bpsw (backup psw) fintv (fast interrupt vector register) fpsw (floating-point status word) r15 r14 r13 r12 r11 r10 r9 r8 r7 r6 r5 r4 r3 r2 r1 r0 (sp)* 1 general-purpose register control register b31 b0 b31 b0 dsp instruction register b63 b0 acc (accumulator)
r01ds0098ej0090 rev.0.90 page 49 of 106 dec 27, 2011 rx63n group, rx631 group 2. cpu under development preliminary document specifications in this document are tentative and subject to change. 2.1 general-purpose r egisters (r0 to r15) this cpu has sixteen general-purpose registers (r0 to r15). r1 to r15 can be used as data registers or address registers. r0, a general-purpose register, also functions as the stack pointer (sp). the stack pointer is switched to operate as the interrupt stack pointer (isp) or user stack pointer (usp) by the value of the stack pointer select bit (u) in the processor status word (psw). 2.2 control registers (1) interrupt stack pointer (i sp)/user stack pointer (usp) the stack pointer (sp) can be either of two types, the interrupt stack point er (isp) or the user stack pointer (usp). whether the stack pointer operates as the isp or usp depends on the value of the stack poi nter select bit (u) in the processor status word (psw). set the isp or usp to a multiple of four, as this reduces th e numbers of cycles required to execute interrupt sequences and instructions entai ling stack manipulation. (2) interrupt table register (intb) the interrupt table register (intb) specifies the address where the relocatable vector table starts. (3) program counter (pc) the program counter (pc) indicates the a ddress of the instruction being executed. (4) processor status word (psw) the processor status word (psw) i ndicates the results of instruction execution or the state of the cpu. (5) backup pc (bpc) the backup pc (bpc) is provided to speed up response to interrupts. after a fast interrupt has been generated, the contents of the program counter (pc) are saved in the bpc register. (6) backup psw (bpsw) the backup psw (bpsw) is provided to speed up response to interrupts. after a fast interrupt has been generated, the contents of the processor status word (psw ) are saved in the bpsw. the allocation of bits in the bpsw corresponds to that in the psw. (7) fast interrupt vector register (fintv) the fast interrupt vector register (fintv) is provided to speed up response to interrupts. the fintv register specifies a bran ch destination address when a fa st interrupt has been generated. (8) floating-point status word (fpsw) the floating-point status word (fpsw) indicates the results of floating-point operations. when an exception handling enable bit (e j) enables the exception handling (ej = 1) , the exception cause can be identified by checking the corresponding cj flag in the exception handling routine. if th e exception handling is masked (ej = 0), the occurrence of exception can be ch ecked by reading the fj flag at the end of a series of pro cessing. once the fj flag has been set to 1, this value is retained until it is cleared to 0 by software (j = x, u, z, o, or v).
r01ds0098ej0090 rev.0.90 page 50 of 106 dec 27, 2011 rx63n group, rx631 group 2. cpu under development preliminary document specifications in this document are tentative and subject to change. (9) accumulator (acc) the accumulator (acc) is a 64-bit register used for dsp instru ctions. the accumulator is also used for the multiply and multiply-and-accumulate instructions; em ul, emulu, fmul, mul, and rmpa, in which case the prior value in the accumulator is modified by execution of the instruction. use the mvtachi and mvtaclo instructions for wr iting to the accumulator. the mvtachi and mvtaclo instructions write data to the higher-order 32 bits (bits 63 to 32) and the lower-order 32 bits (bits 31 to 0), respectively. use the mvfachi and mvfacmi instructions for reading data from th e accumulator. the mvfachi and mvfacmi instructions read data from the higher-order 32 bits (bits 63 to 32) and the middle 32 bits (bits 47 to 16), respectively.
r01ds0098ej0090 rev.0.90 page 51 of 106 dec 27, 2011 rx63n group, rx631 group 3. address space 3. address space 3.1 address space this lsi has a 4-gbyte address space, consisting of the rang e of addresses from 0000 0000 h to ffff ffffh. that is, linear access to an address space of up to 4 gbytes is po ssible, and this contains bo th program and data areas. figure 3.1 shows the memory maps in the re spective operating modes. accessible areas will differ according to the operating mode and states of control bits.
r01ds0098ej0090 rev.0.90 page 52 of 106 dec 27, 2011 rx63n group, rx631 group 3. address space figure 3.1 memory map in each operating mode reserved area* 3 reserved area* 3 reserved area* 3 reserved area* 3 reserved area* 3 reserved area* 3 reserved area* 3 reserved area* 3 0000 0000h 0008 0000h ffff ffffh single-chip mode* 1 on-chip ram* 2 on-chip rom (program rom) (read only)* 2 0010 0000h peripheral i/o registers 0010 8000h on-chip rom (e2 data flash) 0080 0000h 0100 0000h on-chip rom (program rom) (write only) ffe0 0000h on-chip rom (user boot) (read only) on-chip rom (fcu firmware) (read only) ff00 0000h fcu-ram peripheral i/o registers 007f 8000h 007f a000h 007f c000h 007f c500h 007f fc00h 0002 0000h 00e0 0000h peripheral i/o registers feff e000h ff7f c000h ff80 0000h reserved area* 3 reserved area* 3 reserved area* 3 reserved area* 3 on-chip ram* 2 on-chip rom (program rom) (read only)* 3 peripheral i/o registers on-chip rom (e2 data flash) on-chip rom (program rom) (write only) reserved area* 3 fcu-ram reserved area* 3 peripheral i/o registers reserved area* 3 peripheral i/o registers reserved area* 3 external address space (cs area) 0000 0000h 0008 0000h on-chip rom enabled extended mode 0010 0000h 0010 8000h 0080 0000h 0100 0000h 0800 0000h 007f 8000h 007f a000h 007f c000h 007f c500h 007f fc00h 0002 0000h 00e0 0000h ffff ffffh ffe0 0000h on-chip rom (user boot) (read only) on-chip rom (fcu firmware) (read only) ff00 0000h feff e000h ff7f c000h ff80 0000h 1000 0000h external address space (sdram area) reserved area* 3 on-chip ram* 2 external address space (cs area) peripheral i/o registers reserved area* 3 reserved area* 3 external address space 0000 0000h 0008 0000h ffff ffffh on-chip rom disabled extended mode 0010 0000h 0100 0000h 0800 0000h ff00 0000h 0002 0000h external address space (sdram area) 1000 0000h note 1. the address space in boot mode and user boot mode/usb boot mode is the same as the address space in single-chip mode. note 2. the capacity of rom/ram differs depending on the products. note: ? see table 1.3, list of products, for the product type name. note 3. reserved areas should not be accessed. note 4. for details on the fcu, see section 45, rom (flash memory for code storage) and section 46, e2 dataflash memory (flash memory for data storage) in the user?s manual: hardware. rom (byt) ram (byt) capacity address (for reading only) address (for programming only) capacity address 2 m ffe0 0000h to ffff ffffh 00e0 0000h to 00ff ffffh 128 k 0000 0000h 0001 ffffh 1.5 m ffe8 0000h to ffff ffffh 00e8 0000h to 00ff ffffh 1 m fff0 0000h to ffff ffffh 00f0 0000h to 00ff ffffh 768 k fff4 0000h to ffff ffffh 00f4 0000h to 00ff ffffh
r01ds0098ej0090 rev.0.90 page 53 of 106 dec 27, 2011 rx63n group, rx631 group 3. address space 3.2 external address space the external address space is classified into cs areas (cs0 to cs7) and sdram area (sdcs). figure 3.2 shows the address ranges corresponding to the indi vidual cs areas (cs0 to cs 7) and sdram area (sdcs) in on-chip rom disabled extended mode. figure 3.2 correspondence between external address spaces and cs areas (in on-chip rom disabl ed extended mode) reserved area* 1 reserved area* 1 reserved area* 1 0000 0000h 0008 0000h on-chip ram external address space (cs area) 0010 0000h peripheral i/o registers 0100 0000h 0800 0000h ff00 0000h 0002 0000h external address space (cs area)* 2 0100 0000h 0200 0000h 0300 0000h 0400 0000h 0500 0000h 0600 0000h 0700 0000h cs7 (16 mbytes) 01ff ffffh 02ff ffffh 03ff ffffh 04ff ffffh 05ff ffffh 06ff ffffh 07ff ffffh cs6 (16 mbytes) cs5 (16 mbytes) cs4 (16 mbytes) cs3 (16 mbytes) cs2 (16 mbytes) cs1 (16 mbytes) ffff ffffh ffff ffffh ff00 0000h cs0 (16 mbytes) note 1. reserved areas should not be accessed. note 2. the cs0 area is disabled in on-chip rom enabled extended mode. in this mode, the address space for addre sses above 1000 0000h is as shown in figure on this section, memory map in each operating mode. external address space (sdram area) 1000 0000h 0fff ffffh 0800 0000h sdcs (128 mbytes)
r01ds0098ej0090 rev.0.90 page 54 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 4. i/o registers table 4.1 list of i/o regist ers (address order) (1/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 55 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 201fh dmac0 dma activation source flag control register dmcsl 8 8 2 iclk 0008 2040h dmac1 dma source address register dmsar 32 32 2 iclk 0008 2044h dmac1 dma source address register dmdar 32 32 2 iclk 0008 2048h dmac1 dma transfer count register dmcra 32 32 2 iclk 0008 204ch dmac1 dma block transfer count register dmcrb 16 16 2 iclk 0008 2050h dmac1 dma transfer mode register dmtmd 16 16 2 iclk 0008 2053h dmac1 dma interrupt setting register dmint 8 8 2 iclk 0008 2054h dmac1 dma address mode register dmamd 16 16 2 iclk 0008 205ch dmac1 dma transfer enable register dmcnt 8 8 2 iclk 0008 205dh dmac1 dma software start register dmreq 8 8 2 iclk 0008 205eh dmac1 dma status register dmsts 8 8 2 iclk 0008 205fh dmac1 dma activation source flag control register dmcsl 8 8 2 iclk 0008 2080h dmac2 dma source address register dmsar 32 32 2 iclk 0008 2084h dmac2 dma source address register dmdar 32 32 2 iclk 0008 2088h dmac2 dma transfer count register dmcra 32 32 2 iclk 0008 208ch dmac2 dma block transfer count register dmcrb 16 16 2 iclk 0008 2090h dmac2 dma transfer mode register dmtmd 16 16 2 iclk 0008 2093h dmac2 dma interrupt setting register dmint 8 8 2 iclk 0008 2094h dmac2 dma address mode register dmamd 16 16 2 iclk 0008 209ch dmac2 dma transfer enable register dmcnt 8 8 2 iclk 0008 209dh dmac2 dma software start register dmreq 8 8 2 iclk 0008 209eh dmac2 dma status register dmsts 8 8 2 iclk 0008 209fh dmac2 dma activation source flag control register dmcsl 8 8 2 iclk 0008 20c0h dmac3 dma source address register dmsar 32 32 2 iclk 0008 20c4h dmac3 dma source address register dmdar 32 32 2 iclk 0008 20c8h dmac3 dma transfer count register dmcra 32 32 2 iclk 0008 20cch dmac3 dma block transfer count register dmcrb 16 16 2 iclk 0008 20d0h dmac3 dma transfer mode register dmtmd 16 16 2 iclk 0008 20d3h dmac3 dma interrupt setting register dmint 8 8 2 iclk 0008 20d4h dmac3 dma address mode register dmamd 16 16 2 iclk 0008 20dch dmac3 dma transfer enable register dmcnt 8 8 2 iclk 0008 20ddh dmac3 dma software start register dmreq 8 8 2 iclk 0008 20deh dmac3 dma status register dmsts 8 8 2 iclk 0008 20dfh dmac3 dma activation source flag control register dmcsl 8 8 2 iclk 0008 2200h dmac dmaca module activation register dmast 8 8 2 iclk 0008 2400h dtc dtc control register dtccr 8 8 2 iclk 0008 2404h dtc dtc vector base register dtcvbr 32 32 2 iclk 0008 2408h dtc dtc address mode register dtcadmod 8 8 2 iclk 0008 240ch dtc dtc module start register dtcst 8 8 2 iclk 0008 240eh dtc dtc status register dtcsts 16 16 2 iclk 0008 2800h exdmac0 exdma source address register edmsar 32 32 1, 2 bclk 0008 2804h exdmac0 exdma destination address register edmdar 32 32 1, 2 bclk 0008 2808h exdmac0 exdma transfer count register edmcra 32 32 1, 2 bclk 0008 280ch exdmac0 exdma block transfer count register edmcrb 16 16 1, 2 bclk 0008 2810h exdmac0 exdma transfer mode register edmtmd 16 16 1, 2 bclk 0008 2812h exdmac0 exdma output setting register edmomd 8 8 1, 2 bclk 0008 2813h exdmac0 exdma interrupt setting register edmint 8 8 1, 2 bclk 0008 2814h exdmac0 exdma address mode register edmamd 32 32 1, 2 bclk 0008 2818h exdmac0 exdma offset register edmofr 32 32 1, 2 bclk 0008 281ch exdmac0 exdma transfer enable register edmcnt 8 8 1, 2 bclk 0008 281dh exdmac0 exdma software start register edmreq 8 8 1, 2 bclk 0008 281eh exdmac0 exdma status register edmsts 8 8 1, 2 bclk table 4.1 list of i/o regist ers (address order) (2/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 56 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 2820h exdmac0 exdma external request sense mode register edmrmd 8 8 1, 2 bclk 0008 2821h exdmac0 exdma external request flag register edmerf 8 8 1, 2 bclk 0008 2822h exdmac0 exdma peripheral request flag register edmprf 8 8 1, 2 bclk 0008 2840h exdmac1 exdma source address register edmsar 32 32 1, 2 bclk 0008 2844h exdmac1 exdma destination address register edmdar 32 32 1, 2 bclk 0008 2848h exdmac1 exdma transfer count register edmcra 32 32 1, 2 bclk 0008 284ch exdmac1 exdma block transfer count register edmcrb 16 16 1, 2 bclk 0008 2850h exdmac1 exdma transfer mode register edmtmd 16 16 1, 2 bclk 0008 2852h exdmac1 exdma output setting register edmomd 8 8 1, 2 bclk 0008 2853h exdmac1 exdma interrupt setting register edmint 8 8 1, 2 bclk 0008 2854h exdmac1 exdma address mode register edmamd 32 32 1, 2 bclk 0008 285ch exdmac1 exdma transfer enable register edmcnt 8 8 1, 2 bclk 0008 285dh exdmac1 exdma software start register edmreq 8 8 1, 2 bclk 0008 285eh exdmac1 exdma status register edmsts 8 8 1, 2 bclk 0008 2860h exdmac1 exdma external request sense mode register edmrmd 8 8 1, 2 bclk 0008 2861h exdmac1 exdma external request flag register edmerf 8 8 1, 2 bclk 0008 2862h exdmac1 exdma peripheral request flag register edmprf 8 8 1, 2 bclk 0008 2a00h exdmac exdma module start register edmast 8 8 1, 2 bclk 0008 2be0h exdmac cluster buffer register 0 clsbr0 32 32 1, 2 bclk 0008 2be4h exdmac cluster buffer register 1 clsbr1 32 32 1, 2 bclk 0008 2be8h exdmac cluster buffer register 2 clsbr2 32 32 1, 2 bclk 0008 2bech exdmac cluster buffer register 3 clsbr3 32 32 1, 2 bclk 0008 2bf0h exdmac cluster buffer register 4 clsbr4 32 32 1, 2 bclk 0008 2bf4h exdmac cluster buffer register 5 clsbr5 32 32 1, 2 bclk 0008 2bf8h exdmac cluster buffer register 6 clsbr6 32 32 1, 2 bclk 0008 2bfch exdmac cluster buffer register 7 clsbr7 32 32 1, 2 bclk 0008 3002h bsc cs0 mode register cs0mod 16 16 1, 2 bclk 0008 3004h bsc cs0 wait control register 1 cs0wcr1 32 32 1, 2 bclk 0008 3008h bsc cs0 wait control register 2 cs0wcr2 32 32 1, 2 bclk 0008 3012h bsc cs1 mode register cs1mod 16 16 1, 2 bclk 0008 3014h bsc cs1 wait control register 1 cs1wcr1 32 32 1, 2 bclk 0008 3018h bsc cs1 wait control register 2 cs1wcr2 32 32 1, 2 bclk 0008 3022h bsc cs2 mode register cs2mod 16 16 1, 2 bclk 0008 3024h bsc cs2 wait control register 1 cs2wcr1 32 32 1, 2 bclk 0008 3028h bsc cs2 wait control register 2 cs2wcr2 32 32 1, 2 bclk 0008 3032h bsc cs3 mode register cs3mod 16 16 1, 2 bclk 0008 3034h bsc cs3 wait control register 1 cs3wcr1 32 32 1, 2 bclk 0008 3038h bsc cs3 wait control register 2 cs3wcr2 32 32 1, 2 bclk 0008 3042h bsc cs4 mode register cs4mod 16 16 1, 2 bclk 0008 3044h bsc cs4 wait control register 1 cs4wcr1 32 32 1, 2 bclk 0008 3048h bsc cs4 wait control register 2 cs4wcr2 32 32 1, 2 bclk 0008 3052h bsc cs5 mode register cs5mod 16 16 1, 2 bclk 0008 3054h bsc cs5 wait control register 1 cs5wcr1 32 32 1, 2 bclk 0008 3058h bsc cs5 wait control register 2 cs5wcr2 32 32 1, 2 bclk 0008 3062h bsc cs6 mode register cs6mod 16 16 1, 2 bclk 0008 3064h bsc cs6 wait control register 1 cs6wcr1 32 32 1, 2 bclk 0008 3068h bsc cs6 wait control register 2 cs6wcr2 32 32 1, 2 bclk 0008 3072h bsc cs7 mode register cs7mod 16 16 1, 2 bclk 0008 3074h bsc cs7 wait control register 1 cs7wcr1 32 32 1, 2 bclk 0008 3078h bsc cs7 wait control register 2 cs7wcr2 32 32 1, 2 bclk 0008 3802h bsc cs0 control register cs0cr 16 16 1, 2 bclk 0008 380ah bsc cs0 recovery cycle register cs0rec 16 16 1, 2 bclk table 4.1 list of i/o regist ers (address order) (3/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 57 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 3812h bsc cs1 control register cs1cr 16 16 1, 2 bclk 0008 381ah bsc cs1 recovery cycle register cs1rec 16 16 1, 2 bclk 0008 3822h bsc cs2 control register cs2cr 16 16 1, 2 bclk 0008 382ah bsc cs2 recovery cycle register cs2rec 16 16 1, 2 bclk 0008 3832h bsc cs3 control register cs3cr 16 16 1, 2 bclk 0008 383ah bsc cs3 recovery cycle register cs3rec 16 16 1, 2 bclk 0008 3842h bsc cs4 control register cs4cr 16 16 1, 2 bclk 0008 384ah bsc cs4 recovery cycle register cs4rec 16 16 1, 2 bclk 0008 3852h bsc cs5 control register cs5cr 16 16 1, 2 bclk 0008 385ah bsc cs5 recovery cycle register cs5rec 16 16 1, 2 bclk 0008 3862h bsc cs6 control register cs6cr 16 16 1, 2 bclk 0008 386ah bsc cs6 recovery cycle register cs6rec 16 16 1, 2 bclk 0008 3872h bsc cs7 control register cs7cr 16 16 1, 2 bclk 0008 387ah bsc cs7 recovery cycle register cs7rec 16 16 1, 2 bclk 0008 3880h bsc cs recovery cycle insertion enable register csrecen 16 16 1, 2 bclk 0008 3c00h bsc sdc control register sdccr 8 8 1, 2 bclk 0008 3c01h bsc sdc mode register sdcmod 8 8 1, 2 bclk 0008 3c02h bsc sdram access mode register sdamod 8 8 1, 2 bclk 0008 3c10h bsc sdram self-refresh control register sdself 8 8 1, 2 bclk 0008 3c14h bsc sdram refresh control register sdrfcr 16 16 1, 2 bclk 0008 3c16h bsc sdram auto-refresh control register sdrfen 8 8 1, 2 bclk 0008 3c20h bsc sdram initialization sequence control register sdicr 8 8 1, 2 bclk 0008 3c24h bsc sdram initialization register sdir 16 16 1, 2 bclk 0008 3c40h bsc sdram address register sdadr 8 8 1, 2 bclk 0008 3c44h bsc sdram timing register sdtr 32 32 1, 2 bclk 0008 3c48h bsc sdram mode register sdmod 16 16 1, 2 bclk 0008 3c50h bsc sdram status register sdsr 8 8 1, 2 bclk 0008 7010h icu interrupt request register 016 ir016 8 8 2 iclk 0008 7015h icu interrupt request register 021 ir021 8 8 2 iclk 0008 7017h icu interrupt request register 023 ir023 8 8 2 iclk 0008 701bh icu interrupt request register 027 ir027 8 8 2 iclk 0008 701ch icu interrupt request register 028 ir028 8 8 2 iclk 0008 701dh icu interrupt request register 029 ir029 8 8 2 iclk 0008 701eh icu interrupt request register 030 ir030 8 8 2 iclk 0008 701fh icu interrupt request register 031 ir031 8 8 2 iclk 0008 7020h icu interrupt request register 032 ir032 8 8 2 iclk 0008 7021h icu interrupt request register 033 ir033 8 8 2 iclk 0008 7022h icu interrupt request register 034 ir034 8 8 2 iclk 0008 7023h icu interrupt request register 035 ir035 8 8 2 iclk 0008 7024h icu interrupt request register 036 ir036 8 8 2 iclk 0008 7025h icu interrupt request register 037 ir037 8 8 2 iclk 0008 7026h icu interrupt request register 038 ir038 8 8 2 iclk 0008 7027h icu interrupt request register 039 ir039 8 8 2 iclk 0008 7028h icu interrupt request register 040 ir040 8 8 2 iclk 0008 7029h icu interrupt request register 041 ir041 8 8 2 iclk 0008 702ah icu interrupt request register 042 ir042 8 8 2 iclk 0008 702bh icu interrupt request register 043 ir043 8 8 2 iclk 0008 702ch icu interrupt request register 044 ir044 8 8 2 iclk 0008 702dh icu interrupt request register 045 ir045 8 8 2 iclk 0008 702eh icu interrupt request register 046 ir046 8 8 2 iclk 0008 702fh icu interrupt request register 047 ir047 8 8 2 iclk 0008 7030h icu interrupt request register 048 ir048 8 8 2 iclk table 4.1 list of i/o regist ers (address order) (4/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 58 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 7031h icu interrupt request register 049 ir049 8 8 2 iclk 0008 7032hz icu interrupt request register 050 ir050 8 8 2 iclk 0008 7033h icu interrupt request register 051 ir051 8 8 2 iclk 0008 7034h icu interrupt request register 052 ir052 8 8 2 iclk 0008 7035h icu interrupt request register 053 ir053 8 8 2 iclk 0008 7036h icu interrupt request register 054 ir054 8 8 2 iclk 0008 7037h icu interrupt request register 055 ir055 8 8 2 iclk 0008 7038h icu interrupt request register 056 ir056 8 8 2 iclk 0008 7039h icu interrupt request register 057 ir057 8 8 2 iclk 0008 703ah icu interrupt request register 058 ir058 8 8 2 iclk 0008 703bh icu interrupt request register 059 ir059 8 8 2 iclk 0008 703eh icu interrupt request register 062 ir062 8 8 2 iclk 0008 7040h icu interrupt request register 064 ir064 8 8 2 iclk 0008 7041h icu interrupt request register 065 ir065 8 8 2 iclk 0008 7042h icu interrupt request register 066 ir066 8 8 2 iclk 0008 7043h icu interrupt request register 067 ir067 8 8 2 iclk 0008 7044h icu interrupt request register 068 ir068 8 8 2 iclk 0008 7045h icu interrupt request register 069 ir069 8 8 2 iclk 0008 7046h icu interrupt request register 070 ir070 8 8 2 iclk 0008 7047h icu interrupt request register 071 ir071 8 8 2 iclk 0008 7048h icu interrupt request register 072 ir072 8 8 2 iclk 0008 7049h icu interrupt request register 073 ir073 8 8 2 iclk 0008 704ah icu interrupt request register 074 ir074 8 8 2 iclk 0008 704bh icu interrupt request register 075 ir075 8 8 2 iclk 0008 704ch icu interrupt request register 076 ir076 8 8 2 iclk 0008 704dh icu interrupt request register 077 ir077 8 8 2 iclk 0008 704eh icu interrupt request register 078 ir078 8 8 2 iclk 0008 704fh icu interrupt request register 079 ir079 8 8 2 iclk 0008 705ah icu interrupt request register 090 ir090 8 8 2 iclk 0008 705bh icu interrupt request register 091 ir091 8 8 2 iclk 0008 705ch icu interrupt request register 092 ir092 8 8 2 iclk 0008 705dh icu interrupt request register 093 ir093 8 8 2 iclk 0008 7062h icu interrupt request register 098 ir098 8 8 2 iclk 0008 7066h icu interrupt request register 102 ir102 8 8 2 iclk 0008 706ah icu interrupt request register 106 ir106 8 8 2 iclk 0008 706bh icu interrupt request register 107 ir107 8 8 2 iclk 0008 706ch icu interrupt request register 108 ir108 8 8 2 iclk 0008 706dh icu interrupt request register 109 ir109 8 8 2 iclk 0008 706eh icu interrupt request register 110 ir110 8 8 2 iclk 0008 706fh icu interrupt request register 111 ir111 8 8 2 iclk 0008 7070h icu interrupt request register 112 ir112 8 8 2 iclk 0008 7072h icu interrupt request register 114 ir114 8 8 2 iclk 0008 707ah icu interrupt request register 122 ir122 8 8 2 iclk 0008 707bh icu interrupt request register 123 ir123 8 8 2 iclk 0008 707ch icu interrupt request register 124 ir124 8 8 2 iclk 0008 707dh icu interrupt request register 125 ir125 8 8 2 iclk 0008 707eh icu interrupt request register 126 ir126 8 8 2 iclk 0008 707fh icu interrupt request register 127 ir127 8 8 2 iclk 0008 7080h icu interrupt request register 128 ir128 8 8 2 iclk 0008 7081h icu interrupt request register 129 ir129 8 8 2 iclk 0008 7082h icu interrupt request register 130 ir130 8 8 2 iclk 0008 7083h icu interrupt request register 131 ir131 8 8 2 iclk table 4.1 list of i/o regist ers (address order) (5/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 59 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 7084h icu interrupt request register 132 ir132 8 8 2 iclk 0008 7085h icu interrupt request register 133 ir133 8 8 2 iclk 0008 7086h icu interrupt request register 134 ir134 8 8 2 iclk 0008 7087h icu interrupt request register 135 ir135 8 8 2 iclk 0008 7088h icu interrupt request register 136 ir136 8 8 2 iclk 0008 7089h icu interrupt request register 137 ir137 8 8 2 iclk 0008 708ah icu interrupt request register 138 ir138 8 8 2 iclk 0008 708bh icu interrupt request register 139 ir139 8 8 2 iclk 0008 708ch icu interrupt request register 140 ir140 8 8 2 iclk 0008 708dh icu interrupt request register 141 ir141 8 8 2 iclk 0008 708eh icu interrupt request register 142 ir142 8 8 2 iclk 0008 708fh icu interrupt request register 143 ir143 8 8 2 iclk 0008 7090h icu interrupt request register 144 ir144 8 8 2 iclk 0008 7091h icu interrupt request register 145 ir145 8 8 2 iclk 0008 7092h icu interrupt request register 146 ir146 8 8 2 iclk 0008 7093h icu interrupt request register 147 ir147 8 8 2 iclk 0008 7094h icu interrupt request register 148 ir148 8 8 2 iclk 0008 7095h icu interrupt request register 149 ir149 8 8 2 iclk 0008 7096h icu interrupt request register 150 ir150 8 8 2 iclk 0008 7097h icu interrupt request register 151 ir151 8 8 2 iclk 0008 7098h icu interrupt request register 152 ir152 8 8 2 iclk 0008 7099h icu interrupt request register 153 ir153 8 8 2 iclk 0008 709ah icu interrupt request register 154 ir154 8 8 2 iclk 0008 709bh icu interrupt request register 155 ir155 8 8 2 iclk 0008 709ch icu interrupt request register 156 ir156 8 8 2 iclk 0008 709dh icu interrupt request register 157 ir157 8 8 2 iclk 0008 709eh icu interrupt request register 158 ir158 8 8 2 iclk 0008 709fh icu interrupt request register 159 ir159 8 8 2 iclk 0008 70a0h icu interrupt request register 160 ir160 8 8 2 iclk 0008 70a1h icu interrupt request register 161 ir161 8 8 2 iclk 0008 70a2h icu interrupt request register 162 ir162 8 8 2 iclk 0008 70a3h icu interrupt request register 163 ir163 8 8 2 iclk 0008 70a4h icu interrupt request register 164 ir164 8 8 2 iclk 0008 70a5h icu interrupt request register 165 ir165 8 8 2 iclk 0008 70a6h icu interrupt request register 166 ir166 8 8 2 iclk 0008 70a7h icu interrupt request register 167 ir167 8 8 2 iclk 0008 70aah icu interrupt request register 170 ir170 8 8 2 iclk 0008 70abh icu interrupt request register 171 ir171 8 8 2 iclk 0008 70ach icu interrupt request register 172 ir172 8 8 2 iclk 0008 70adh icu interrupt request register 173 ir173 8 8 2 iclk 0008 70aeh icu interrupt request register 174 ir174 8 8 2 iclk 0008 70afh icu interrupt request register 175 ir175 8 8 2 iclk 0008 70b0h icu interrupt request register 176 ir176 8 8 2 iclk 0008 70b1h icu interrupt request register 177 ir177 8 8 2 iclk 0008 70b2h icu interrupt request register 178 ir178 8 8 2 iclk 0008 70b3h icu interrupt request register 179 ir179 8 8 2 iclk 0008 70b4h icu interrupt request register 180 ir180 8 8 2 iclk 0008 70b5h icu interrupt request register 181 ir181 8 8 2 iclk 0008 70b6h icu interrupt request register 182 ir182 8 8 2 iclk 0008 70b7h icu interrupt request register 183 ir183 8 8 2 iclk 0008 70b8h icu interrupt request register 184 ir184 8 8 2 iclk 0008 70b9h icu interrupt request register 185 ir185 8 8 2 iclk table 4.1 list of i/o regist ers (address order) (6/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 60 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 70bah icu interrupt request register 186 ir186 8 8 2 iclk 0008 70bbh icu interrupt request register 187 ir187 8 8 2 iclk 0008 70bch icu interrupt request register 188 ir188 8 8 2 iclk 0008 70bdh icu interrupt request register 189 ir189 8 8 2 iclk 0008 70beh icu interrupt request register 190 ir190 8 8 2 iclk 0008 70bfh icu interrupt request register 191 ir191 8 8 2 iclk 0008 70c0h icu interrupt request register 192 ir192 8 8 2 iclk 0008 70c1h icu interrupt request register 193 ir193 8 8 2 iclk 0008 70c2h icu interrupt request register 194 ir194 8 8 2 iclk 0008 70c3h icu interrupt request register 195 ir195 8 8 2 iclk 0008 70c4h icu interrupt request register 196 ir196 8 8 2 iclk 0008 70c5h icu interrupt request register 197 ir197 8 8 2 iclk 0008 70c6h icu interrupt request register 198 ir198 8 8 2 iclk 0008 70c7h icu interrupt request register 199 ir199 8 8 2 iclk 0008 70c8h icu interrupt request register 200 ir200 8 8 2 iclk 0008 70c9h icu interrupt request register 201 ir201 8 8 2 iclk 0008 70cah icu interrupt request register 202 ir202 8 8 2 iclk 0008 70cbh icu interrupt request register 203 ir203 8 8 2 iclk 0008 70d6h icu interrupt request register 214 ir214 8 8 2 iclk 0008 70d7h icu interrupt request register 215 ir215 8 8 2 iclk 0008 70d8h icu interrupt request register 216 ir216 8 8 2 iclk 0008 70d9h icu interrupt request register 217 ir217 8 8 2 iclk 0008 70dah icu interrupt request register 218 ir218 8 8 2 iclk 0008 70dbh icu interrupt request register 219 ir219 8 8 2 iclk 0008 70dch icu interrupt request register 220 ir220 8 8 2 iclk 0008 70ddh icu interrupt request register 221 ir221 8 8 2 iclk 0008 70deh icu interrupt request register 222 ir222 8 8 2 iclk 0008 70dfh icu interrupt request register 223 ir223 8 8 2 iclk 0008 70e0h icu interrupt request register 224 ir224 8 8 2 iclk 0008 70e1h icu interrupt request register 225 ir225 8 8 2 iclk 0008 70e2h icu interrupt request register 226 ir226 8 8 2 iclk 0008 70e3h icu interrupt request register 227 ir227 8 8 2 iclk 0008 70e4h icu interrupt request register 228 ir228 8 8 2 iclk 0008 70e5h icu interrupt request register 229 ir229 8 8 2 iclk 0008 70e6h icu interrupt request register 230 ir230 8 8 2 iclk 0008 70e7h icu interrupt request register 231 ir231 8 8 2 iclk 0008 70e8h icu interrupt request register 232 ir232 8 8 2 iclk 0008 70e9h icu interrupt request register 233 ir233 8 8 2 iclk 0008 70eah icu interrupt request register 234 ir234 8 8 2 iclk 0008 70ebh icu interrupt request register 235 ir235 8 8 2 iclk 0008 70ech icu interrupt request register 236 ir236 8 8 2 iclk 0008 70edh icu interrupt request register 237 ir237 8 8 2 iclk 0008 70eeh icu interrupt request register 238 ir238 8 8 2 iclk 0008 70efh icu interrupt request register 239 ir239 8 8 2 iclk 0008 70f0h icu interrupt request register 240 ir240 8 8 2 iclk 0008 70f1h icu interrupt request register 241 ir241 8 8 2 iclk 0008 70f2h icu interrupt request register 242 ir242 8 8 2 iclk 0008 70f3h icu interrupt request register 243 ir243 8 8 2 iclk 0008 70f4h icu interrupt request register 244 ir244 8 8 2 iclk 0008 70f5h icu interrupt request register 245 ir245 8 8 2 iclk 0008 70f6h icu interrupt request register 246 ir246 8 8 2 iclk 0008 70f7h icu interrupt request register 247 ir247 8 8 2 iclk table 4.1 list of i/o regist ers (address order) (7/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 61 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 70f8h icu interrupt request register 248 ir248 8 8 2 iclk 0008 70f9h icu interrupt request register 249 ir249 8 8 2 iclk 0008 70fah icu interrupt request register 250 ir250 8 8 2 iclk 0008 70fbh icu interrupt request register 251 ir251 8 8 2 iclk 0008 70fch icu interrupt request register 252 ir252 8 8 2 iclk 0008 70fdh icu interrupt request register 253 ir253 8 8 2 iclk 0008 711bh icu dtc activation enable register 027 dtcer027 8 8 2 iclk 0008 711ch icu dtc activation enable register 028 dtcer028 8 8 2 iclk 0008 711dh icu dtc activation enable register 029 dtcer029 8 8 2 iclk 0008 711eh icu dtc activation enable register 030 dtcer030 8 8 2 iclk 0008 711fh icu dtc activation enable register 031 dtcer031 8 8 2 iclk 0008 7121h icu dtc activation enable register 033 dtcer033 8 8 2 iclk 0008 7122h icu dtc activation enable register 034 dtcer034 8 8 2 iclk 0008 7124h icu dtc activation enable register 036 dtcer036 8 8 2 iclk 0008 7125h icu dtc activation enable register 037 dtcer037 8 8 2 iclk 0008 7127h icu dtc activation enable register 039 dtcer039 8 8 2 iclk 0008 7128h icu dtc activation enable register 040 dtcer040 8 8 2 iclk 0008 712ah icu dtc activation enable register 042 dtcer042 8 8 2 iclk 0008 712bh icu dtc activation enable register 043 dtcer043 8 8 2 iclk 0008 712dh icu dtc activation enable register 045 dtcer045 8 8 2 iclk 0008 712eh icu dtc activation enable register 046 dtcer046 8 8 2 iclk 0008 7140h icu dtc activation enable register 064 dtcer064 8 8 2 iclk 0008 7141h icu dtc activation enable register 065 dtcer065 8 8 2 iclk 0008 7142h icu dtc activation enable register 066 dtcer066 8 8 2 iclk 0008 7143h icu dtc activation enable register 067 dtcer067 8 8 2 iclk 0008 7144h icu dtc activation enable register 068 dtcer068 8 8 2 iclk 0008 7145h icu dtc activation enable register 069 dtcer069 8 8 2 iclk 0008 7146h icu dtc activation enable register 070 dtcer070 8 8 2 iclk 0008 7147h icu dtc activation enable register 071 dtcer071 8 8 2 iclk 0008 7148h icu dtc activation enable register 072 dtcer072 8 8 2 iclk 0008 7149h icu dtc activation enable register 073 dtcer073 8 8 2 iclk 0008 714ah icu dtc activation enable register 074 dtcer074 8 8 2 iclk 0008 714bh icu dtc activation enable register 075 dtcer075 8 8 2 iclk 0008 714ch icu dtc activation enable register 076 dtcer076 8 8 2 iclk 0008 714dh icu dtc activation enable register 077 dtcer077 8 8 2 iclk 0008 714eh icu dtc activation enable register 078 dtcer078 8 8 2 iclk 0008 714fh icu dtc activation enable register 079 dtcer079 8 8 2 iclk 0008 7162h icu dtc activation enable register 098 dtcer098 8 8 2 iclk 0008 7166h icu dtc activation enable register 102 dtcer102 8 8 2 iclk 0008 717eh icu dtc activation enable register 126 dtcer126 8 8 2 iclk 0008 717fh icu dtc activation enable register 127 dtcer127 8 8 2 iclk 0008 7180h icu dtc activation enable register 128 dtcer128 8 8 2 iclk 0008 7181h icu dtc activation enable register 129 dtcer129 8 8 2 iclk 0008 7182h icu dtc activation enable register 130 dtcer130 8 8 2 iclk 0008 7183h icu dtc activation enable register 131 dtcer131 8 8 2 iclk 0008 7184h icu dtc activation enable register 132 dtcer132 8 8 2 iclk 0008 7185h icu dtc activation enable register 133 dtcer133 8 8 2 iclk 0008 7186h icu dtc activation enable register 134 dtcer134 8 8 2 iclk 0008 7187h icu dtc activation enable register 135 dtcer135 8 8 2 iclk 0008 7188h icu dtc activation enable register 136 dtcer136 8 8 2 iclk 0008 7189h icu dtc activation enable register 137 dtcer137 8 8 2 iclk 0008 718ah icu dtc activation enable register 138 dtcer138 8 8 2 iclk table 4.1 list of i/o regist ers (address order) (8/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 62 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 718bh icu dtc activation enable register 139 dtcer139 8 8 2 iclk 0008 718ch icu dtc activation enable register 140 dtcer140 8 8 2 iclk 0008 718dh icu dtc activation enable register 141 dtcer141 8 8 2 iclk 0008 718eh icu dtc activation enable register 142 dtcer142 8 8 2 iclk 0008 718fh icu dtc activation enable register 143 dtcer143 8 8 2 iclk 0008 7190h icu dtc activation enable register 144 dtcer144 8 8 2 iclk 0008 7191h icu dtc activation enable register 145 dtcer145 8 8 2 iclk 0008 7194h icu dtc activation enable register 148 dtcer148 8 8 2 iclk 0008 7195h icu dtc activation enable register 149 dtcer149 8 8 2 iclk 0008 7196h icu dtc activation enable register 150 dtcer150 8 8 2 iclk 0008 7197h icu dtc activation enable register 151 dtcer151 8 8 2 iclk 0008 7198h icu dtc activation enable register 152 dtcer152 8 8 2 iclk 0008 7199h icu dtc activation enable register 153 dtcer153 8 8 2 iclk 0008 719ah icu dtc activation enable register 154 dtcer154 8 8 2 iclk 0008 719bh icu dtc activation enable register 155 dtcer155 8 8 2 iclk 0008 719ch icu dtc activation enable register 156 dtcer156 8 8 2 iclk 0008 719dh icu dtc activation enable register 157 dtcer157 8 8 2 iclk 0008 719eh icu dtc activation enable register 158 dtcer158 8 8 2 iclk 0008 719fh icu dtc activation enable register 159 dtcer159 8 8 2 iclk 0008 71a0h icu dtc activation enable register 160 dtcer160 8 8 2 iclk 0008 71a1h icu dtc activation enable register 161 dtcer161 8 8 2 iclk 0008 71a2h icu dtc activation enable register 162 dtcer162 8 8 2 iclk 0008 71a3h icu dtc activation enable register 163 dtcer163 8 8 2 iclk 0008 71a4h icu dtc activation enable register 164 dtcer164 8 8 2 iclk 0008 71a5h icu dtc activation enable register 165 dtcer165 8 8 2 iclk 0008 71aah icu dtc activation enable register 170 dtcer170 8 8 2 iclk 0008 71abh icu dtc activation enable register 171 dtcer171 8 8 2 iclk 0008 71adh icu dtc activation enable register 173 dtcer173 8 8 2 iclk 0008 71aeh icu dtc activation enable register 174 dtcer174 8 8 2 iclk 0008 71b0h icu dtc activation enable register 176 dtcer176 8 8 2 iclk 0008 71b1h icu dtc activation enable register 177 dtcer177 8 8 2 iclk 0008 71b3h icu dtc activation enable register 179 dtcer179 8 8 2 iclk 0008 71b4h icu dtc activation enable register 180 dtcer180 8 8 2 iclk 0008 71b7h icu dtc activation enable register 183 dtcer183 8 8 2 iclk 0008 71b8h icu dtc activation enable register 184 dtcer184 8 8 2 iclk 0008 71bbh icu dtc activation enable register 187 dtcer187 8 8 2 iclk 0008 71bch icu dtc activation enable register 188 dtcer188 8 8 2 iclk 0008 71bfh icu dtc activation enable register 191 dtcer191 8 8 2 iclk 0008 71c0h icu dtc activation enable register 192 dtcer192 8 8 2 iclk 0008 71c3h icu dtc activation enable register 195 dtcer195 8 8 2 iclk 0008 71c4h icu dtc activation enable register 196 dtcer196 8 8 2 iclk 0008 71c6h icu dtc activation enable register 198 dtcer198 8 8 2 iclk 0008 71c7h icu dtc activation enable register 199 dtcer199 8 8 2 iclk 0008 71c8h icu dtc activation enable register 200 dtcer200 8 8 2 iclk 0008 71c9h icu dtc activation enable register 201 dtcer201 8 8 2 iclk 0008 71cah icu dtc activation enable register 202 dtcer202 8 8 2 iclk 0008 71cbh icu dtc activation enable register 203 dtcer203 8 8 2 iclk 0008 71d6h icu dtc activation enable register 214 dtcer214 8 8 2 iclk 0008 71d7h icu dtc activation enable register 215 dtcer215 8 8 2 iclk 0008 71d9h icu dtc activation enable register 217 dtcer217 8 8 2 iclk 0008 71dah icu dtc activation enable register 218 dtcer218 8 8 2 iclk 0008 71dch icu dtc activation enable register 220 dtcer220 8 8 2 iclk table 4.1 list of i/o regist ers (address order) (9/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 63 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 71ddh icu dtc activation enable register 221 dtcer221 8 8 2 iclk 0008 71dfh icu dtc activation enable register 223 dtcer223 8 8 2 iclk 0008 71e0h icu dtc activation enable register 224 dtcer224 8 8 2 iclk 0008 71e2h icu dtc activation enable register 226 dtcer226 8 8 2 iclk 0008 71e3h icu dtc activation enable register 227 dtcer227 8 8 2 iclk 0008 71e5h icu dtc activation enable register 229 dtcer229 8 8 2 iclk 0008 71e6h icu dtc activation enable register 230 dtcer230 8 8 2 iclk 0008 71e8h icu dtc activation enable register 232 dtcer232 8 8 2 iclk 0008 71e9h icu dtc activation enable register 233 dtcer233 8 8 2 iclk 0008 71ebh icu dtc activation enable register 235 dtcer235 8 8 2 iclk 0008 71ech icu dtc activation enable register 236 dtcer236 8 8 2 iclk 0008 71eeh icu dtc activation enable register 238 dtcer238 8 8 2 iclk 0008 71efh icu dtc activation enable register 239 dtcer239 8 8 2 iclk 0008 71f1h icu dtc activation enable register 241 dtcer241 8 8 2 iclk 0008 71f2h icu dtc activation enable register 242 dtcer242 8 8 2 iclk 0008 71f4h icu dtc activation enable register 244 dtcer244 8 8 2 iclk 0008 71f5h icu dtc activation enable register 245 dtcer245 8 8 2 iclk 0008 71f7h icu dtc activation enable register 247 dtcer247 8 8 2 iclk 0008 71f8h icu dtc activation enable register 248 dtcer248 8 8 2 iclk 0008 71fah icu dtc activation enable register 250 dtcer250 8 8 2 iclk 0008 71fbh icu dtc activation enable register 251 dtcer251 8 8 2 iclk 0008 7202h icu interrupt request enable register 02 ier02 8 8 2 iclk 0008 7203h icu interrupt request enable register 03 ier03 8 8 2 iclk 0008 7204h icu interrupt request enable register 04 ier04 8 8 2 iclk 0008 7205h icu interrupt request enable register 05 ier05 8 8 2 iclk 0008 7206h icu interrupt request enable register 06 ier06 8 8 2 iclk 0008 7207h icu interrupt request enable register 07 ier07 8 8 2 iclk 0008 7208h icu interrupt request enable register 08 ier08 8 8 2 iclk 0008 7209h icu interrupt request enable register 09 ier09 8 8 2 iclk 0008 720bh icu interrupt request enable register 0b ier0b 8 8 2 iclk 0008 720ch icu interrupt request enable register 0c ier0c 8 8 2 iclk 0008 720dh icu interrupt request enable register 0d ier0d 8 8 2 iclk 0008 720eh icu interrupt request enable register 0e ier0e 8 8 2 iclk 0008 720fh icu interrupt request enable register 0f ier0f 8 8 2 iclk 0008 7210h icu interrupt request enable register 10 ier10 8 8 2 iclk 0008 7211h icu interrupt request enable register 11 ier11 8 8 2 iclk 0008 7212h icu interrupt request enable register 12 ier12 8 8 2 iclk 0008 7213h icu interrupt request enable register 13 ier13 8 8 2 iclk 0008 7214h icu interrupt request enable register 14 ier14 8 8 2 iclk 0008 7215h icu interrupt request enable register 15 ier15 8 8 2 iclk 0008 7216h icu interrupt request enable register 16 ier16 8 8 2 iclk 0008 7217h icu interrupt request enable register 17 ier17 8 8 2 iclk 0008 7218h icu interrupt request enable register 18 ier18 8 8 2 iclk 0008 7219h icu interrupt request enable register 19 ier19 8 8 2 iclk 0008 721ah icu interrupt request enable register 1a ier1a 8 8 2 iclk 0008 721bh icu interrupt request enable register 1b ier1b 8 8 2 iclk 0008 721ch icu interrupt request enable register 1c ier1c 8 8 2 iclk 0008 721dh icu interrupt request enable register 1d ier1d 8 8 2 iclk 0008 721eh icu interrupt request enable register 1e ier1e 8 8 2 iclk 0008 721fh icu interrupt request enable register 1f ier1f 8 8 2 iclk 0008 72e0h icu software interrupt activation register swintr 8 8 2 iclk 0008 72f0h icu fast interrupt register fir 16 16 2 iclk table 4.1 list of i/o registers (address order) (10/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 64 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 7300h icu interrupt source priority register 000 ipr000 8 8 2 iclk 0008 7301h icu interrupt source priority register 001 ipr001 8 8 2 iclk 0008 7302h icu interrupt source priority register 002 ipr002 8 8 2 iclk 0008 7303h icu interrupt source priority register 003 ipr003 8 8 2 iclk 0008 7304h icu interrupt source priority register 004 ipr004 8 8 2 iclk 0008 7305h icu interrupt source priority register 005 ipr005 8 8 2 iclk 0008 7306h icu interrupt source priority register 006 ipr006 8 8 2 iclk 0008 7307h icu interrupt source priority register 007 ipr007 8 8 2 iclk 0008 7320h icu interrupt source priority register 032 ipr032 8 8 2 iclk 0008 7321h icu interrupt source priority register 033 ipr033 8 8 2 iclk 0008 7322h icu interrupt source priority register 034 ipr034 8 8 2 iclk 0008 7323h icu interrupt source priority register 035 ipr035 8 8 2 iclk 0008 7324h icu interrupt source priority register 036 ipr036 8 8 2 iclk 0008 7325h icu interrupt source priority register 037 ipr037 8 8 2 iclk 0008 7326h icu interrupt source priority register 038 ipr038 8 8 2 iclk 0008 7327h icu interrupt source priority register 039 ipr039 8 8 2 iclk 0008 732ah icu interrupt source priority register 042 ipr042 8 8 2 iclk 0008 732dh icu interrupt source priority register 045 ipr045 8 8 2 iclk 0008 7330h icu interrupt source priority register 048 ipr048 8 8 2 iclk 0008 7334h icu interrupt source priority register 052 ipr052 8 8 2 iclk 0008 7338h icu interrupt source priority register 056 ipr056 8 8 2 iclk 0008 733eh icu interrupt source priority register 062 ipr062 8 8 2 iclk 0008 7340h icu interrupt source priority register 064 ipr064 8 8 2 iclk 0008 7341h icu interrupt source priority register 065 ipr065 8 8 2 iclk 0008 7342h icu interrupt source priority register 066 ipr066 8 8 2 iclk 0008 7343h icu interrupt source priority register 067 ipr067 8 8 2 iclk 0008 7344h icu interrupt source priority register 068 ipr068 8 8 2 iclk 0008 7345h icu interrupt source priority register 069 ipr069 8 8 2 iclk 0008 7346h icu interrupt source priority register 070 ipr070 8 8 2 iclk 0008 7347h icu interrupt source priority register 071 ipr071 8 8 2 iclk 0008 7348h icu interrupt source priority register 072 ipr072 8 8 2 iclk 0008 7349h icu interrupt source priority register 073 ipr073 8 8 2 iclk 0008 734ah icu interrupt source priority register 074 ipr074 8 8 2 iclk 0008 734bh icu interrupt source priority register 075 ipr075 8 8 2 iclk 0008 734ch icu interrupt source priority register 076 ipr076 8 8 2 iclk 0008 734dh icu interrupt source priority register 077 ipr077 8 8 2 iclk 0008 734eh icu interrupt source priority register 078 ipr078 8 8 2 iclk 0008 734fh icu interrupt source priority register 079 ipr079 8 8 2 iclk 0008 735ah icu interrupt source priority register 090 ipr090 8 8 2 iclk 0008 735bh icu interrupt source priority register 091 ipr091 8 8 2 iclk 0008 735ch icu interrupt source priority register 092 ipr092 8 8 2 iclk 0008 735dh icu interrupt source priority register 093 ipr093 8 8 2 iclk 0008 7362h icu interrupt source priority register 098 ipr098 8 8 2 iclk 0008 7366h icu interrupt source priority register 102 ipr102 8 8 2 iclk 0008 736ah icu interrupt source priority register 106 ipr106 8 8 2 iclk 0008 736bh icu interrupt source priority register 107 ipr107 8 8 2 iclk 0008 736ch icu interrupt source priority register 108 ipr108 8 8 2 iclk 0008 736dh icu interrupt source priority register 109 ipr109 8 8 2 iclk 0008 736eh icu interrupt source priority register 110 ipr110 8 8 2 iclk 0008 736fh icu interrupt source priority register 111 ipr111 8 8 2 iclk 0008 7370h icu interrupt source priority register 112 ipr112 8 8 2 iclk 0008 7372h icu interrupt source priority register 114 ipr114 8 8 2 iclk table 4.1 list of i/o registers (address order) (11/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 65 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 737ah icu interrupt source priority register 122 ipr122 8 8 2 iclk 0008 737eh icu interrupt source priority register 126 ipr126 8 8 2 iclk 0008 7382h icu interrupt source priority register 130 ipr130 8 8 2 iclk 0008 7384h icu interrupt source priority register 132 ipr132 8 8 2 iclk 0008 7386h icu interrupt source priority register 134 ipr134 8 8 2 iclk 0008 738ah icu interrupt source priority register 138 ipr138 8 8 2 iclk 0008 738ch icu interrupt source priority register 140 ipr140 8 8 2 iclk 0008 738eh icu interrupt source priority register 142 ipr142 8 8 2 iclk 0008 7392h icu interrupt source priority register 146 ipr146 8 8 2 iclk 0008 7394h icu interrupt source priority register 148 ipr148 8 8 2 iclk 0008 7396h icu interrupt source priority register 150 ipr150 8 8 2 iclk 0008 7398h icu interrupt source priority register 152 ipr152 8 8 2 iclk 0008 739ch icu interrupt source priority register 156 ipr156 8 8 2 iclk 0008 73a0h icu interrupt source priority register 160 ipr160 8 8 2 iclk 0008 73a1h icu interrupt source priority register 161 ipr161 8 8 2 iclk 0008 73a4h icu interrupt source priority register 164 ipr164 8 8 2 iclk 0008 73a6h icu interrupt source priority register 166 ipr166 8 8 2 iclk 0008 73aah icu interrupt source priority register 170 ipr170 8 8 2 iclk 0008 73adh icu interrupt source priority register 173 ipr173 8 8 2 iclk 0008 73b0h icu interrupt source priority register 176 ipr176 8 8 2 iclk 0008 73b3h icu interrupt source priority register 179 ipr179 8 8 2 iclk 0008 73b6h icu interrupt source priority register 182 ipr182 8 8 2 iclk 0008 73b7h icu interrupt source priority register 183 ipr183 8 8 2 iclk 0008 73b8h icu interrupt source priority register 184 ipr184 8 8 2 iclk 0008 73b9h icu interrupt source priority register 185 ipr185 8 8 2 iclk 0008 73bah icu interrupt source priority register 186 ipr186 8 8 2 iclk 0008 73bbh icu interrupt source priority register 187 ipr187 8 8 2 iclk 0008 73bch icu interrupt source priority register 188 ipr188 8 8 2 iclk 0008 73bdh icu interrupt source priority register 189 ipr189 8 8 2 iclk 0008 73beh icu interrupt source priority register 190 ipr190 8 8 2 iclk 0008 73bfh icu interrupt source priority register 191 ipr191 8 8 2 iclk 0008 73c0h icu interrupt source priority register 192 ipr192 8 8 2 iclk 0008 73c1h icu interrupt source priority register 193 ipr193 8 8 2 iclk 0008 73c2h icu interrupt source priority register 194 ipr194 8 8 2 iclk 0008 73c3h icu interrupt source priority register 195 ipr195 8 8 2 iclk 0008 73c4h icu interrupt source priority register 196 ipr196 8 8 2 iclk 0008 73c5h icu interrupt source priority register 197 ipr197 8 8 2 iclk 0008 73c6h icu interrupt source priority register 198 ipr198 8 8 2 iclk 0008 73c7h icu interrupt source priority register 199 ipr199 8 8 2 iclk 0008 73c8h icu interrupt source priority register 200 ipr200 8 8 2 iclk 0008 73c9h icu interrupt source priority register 201 ipr201 8 8 2 iclk 0008 73cah icu interrupt source priority register 202 ipr202 8 8 2 iclk 0008 73cbh icu interrupt source priority register 203 ipr203 8 8 2 iclk 0008 73d6h icu interrupt source priority register 214 ipr214 8 8 2 iclk 0008 73d9h icu interrupt source priority register 217 ipr217 8 8 2 iclk 0008 73dch icu interrupt source priority register 220 ipr220 8 8 2 iclk 0008 73dfh icu interrupt source priority register 223 ipr223 8 8 2 iclk 0008 73e2h icu interrupt source priority register 226 ipr226 8 8 2 iclk 0008 73e5h icu interrupt source priority register 229 ipr229 8 8 2 iclk 0008 73e8h icu interrupt source priority register 232 ipr232 8 8 2 iclk 0008 73ebh icu interrupt source priority register 235 ipr235 8 8 2 iclk 0008 73eeh icu interrupt source priority register 238 ipr238 8 8 2 iclk table 4.1 list of i/o registers (address order) (12/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 66 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 73f1h icu interrupt source priority register 241 ipr241 8 8 2 iclk 0008 73f4h icu interrupt source priority register 244 ipr244 8 8 2 iclk 0008 73f7h icu interrupt source priority register 247 ipr247 8 8 2 iclk 0008 73fah icu interrupt source priority register 250 ipr250 8 8 2 iclk 0008 73fdh icu interrupt source priority register 253 ipr253 8 8 2 iclk 0008 7400h icu dmac activation source select register 0 dmrsr0 8 8 2 iclk 0008 7404h icu dmac activation source select register 1 dmrsr1 8 8 2 iclk 0008 7408h icu dmac activation source select register 2 dmrsr2 8 8 2 iclk 0008 740ch icu dmac activation source select register 3 dmrsr3 8 8 2 iclk 0008 7500h icu irq control register 0 irqcr0 8 8 2 iclk 0008 7501h icu irq control register 1 irqcr1 8 8 2 iclk 0008 7502h icu irq control register 2 irqcr2 8 8 2 iclk 0008 7503h icu irq control register 3 irqcr3 8 8 2 iclk 0008 7504h icu irq control register 4 irqcr4 8 8 2 iclk 0008 7505h icu irq control register 5 irqcr5 8 8 2 iclk 0008 7506h icu irq control register 6 irqcr6 8 8 2 iclk 0008 7507h icu irq control register 7 irqcr7 8 8 2 iclk 0008 7508h icu irq control register 8 irqcr8 8 8 2 iclk 0008 7509h icu irq control register 9 irqcr9 8 8 2 iclk 0008 750ah icu irq control register 10 irqcr10 8 8 2 iclk 0008 750bh icu irq control register 11 irqcr11 8 8 2 iclk 0008 750ch icu irq control register 12 irqcr12 8 8 2 iclk 0008 750dh icu irq control register 13 irqcr13 8 8 2 iclk 0008 750eh icu irq control register 14 irqcr14 8 8 2 iclk 0008 750fh icu irq control register 15 irqcr15 8 8 2 iclk 0008 7510h icu irq pin digital filter enable register 0 irqflte0 8 8 2 iclk 0008 7511h icu irq pin digital filter enable register 1 irqflte1 8 8 2 iclk 0008 7514h icu irq pin digital filter enable register 0 irqfltc0 16 16 2 iclk 0008 7516h icu irq pin digital filter enable register 1 irqfltc1 16 16 2 iclk 0008 7580h icu non-maskable interrupt status register nmisr 8 8 2 iclk 0008 7581h icu non-maskable interrupt enable register nmier 8 8 2 iclk 0008 7582h icu non-maskable interrupt clear register nmiclr 8 8 2 iclk 0008 7583h icu nmi pin interrupt control register nmicr 8 8 2 iclk 0008 7590h icu nmi pin digital filter enable register nmiflte 8 8 2 iclk 0008 7594h icu nmi pin digital filter setting register nmifltc 16 16 2 iclk 0008 8000h cmt compare match timer start register 0 cmstr0 16 16 2, 3 pclkb 2 iclk 0008 8002h cmt0 compare match timer control register cmcr 16 16 2, 3 pclkb 2 iclk 0008 8004h cmt0 compare match timer counter cmcnt 16 16 2, 3 pclkb 2 iclk 0008 8006h cmt0 compare match timer constant register cmcor 16 16 2, 3 pclkb 2 iclk 0008 8008h cmt1 compare match timer control register cmcr 16 16 2, 3 pclkb 2 iclk 0008 800ah cmt1 compare match timer counter cmcnt 16 16 2, 3 pclkb 2 iclk 0008 800ch cmt1 compare match timer constant register cmcor 16 16 2, 3 pclkb 2 iclk 0008 8010h cmt compare match timer start register 1 cmstr1 16 16 2, 3 pclkb 2 iclk 0008 8012h cmt2 compare match timer control register cmcr 16 16 2, 3 pclkb 2 iclk 0008 8014h cmt2 compare match timer counter cmcnt 16 16 2, 3 pclkb 2 iclk 0008 8016h cmt2 compare match timer constant register cmcor 16 16 2, 3 pclkb 2 iclk 0008 8018h cmt3 compare match timer control register cmcr 16 16 2, 3 pclkb 2 iclk 0008 801ah cmt3 compare match timer counter cmcnt 16 16 2, 3 pclkb 2 iclk 0008 801ch cmt3 compare match timer constant register cmcor 16 16 2, 3 pclkb 2 iclk 0008 8020h wdt wdt refresh register wdtrr 8 8 2, 3 pclkb 2 iclk 0008 8022h wdt wdt control register wdtcr 16 16 2, 3 pclkb 2 iclk 0008 8024h wdt wdt status register wdtsr 16 16 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (13/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 67 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 8026h wdt wdt reset control register wdtrcr 8 8 2, 3 pclkb 2 iclk 0008 8030h iwdt iwdt refresh register iwdtrr 8 8 2, 3 pclkb 2 iclk 0008 8032h iwdt iwdt control register iwdtcr 16 16 2, 3 pclkb 2 iclk 0008 8034h iwdt iwdt status register iwdtsr 16 16 2, 3 pclkb 2 iclk 0008 8036h iwdt iwdt reset control register iwdtrcr 8 8 2, 3 pclkb 2 iclk 0008 8038h iwdt iwdt count stop control register iwdtcstpr 8 8 2, 3 pclkb 2 iclk 0008 80c0h da d/a data register 0 dadr0 16 16 2, 3 pclkb 2 iclk 0008 80c2h da d/a data register 1 dadr1 16 16 2, 3 pclkb 2 iclk 0008 80c4h da d/a control register dacr 8 8 2, 3 pclkb 2 iclk 0008 80c5h da dadrm format select register dadpr 8 8 2, 3 pclkb 2 iclk 0008 80c6h da d/a a/d synchronous start control register daadscr 8 8 2, 3 pclkb 2 iclk 0008 8100h tpua timer start register tstr 8 8 2, 3 pclkb 2 iclk 0008 8101h tpua timer synchronous register tsyr 8 8 2, 3 pclkb 2 iclk 0008 8108h tpu0 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 8109h tpu1 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 810ah tpu2 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 810bh tpu3 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 810ch tpu4 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 810dh tpu5 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 8110h tpu0 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8111h tpu0 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8112h tpu0 timer i/o control register h tiorh 8 8 2, 3 pclkb 2 iclk 0008 8113h tpu0 timer i/o control register l tiorl 8 8 2, 3 pclkb 2 iclk 0008 8114h tpu0 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8115h tpu0 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8116h tpu0 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8118h tpu0 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 811ah tpu0 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 811ch tpu0 timer general register c tgrc 16 16 2, 3 pclkb 2 iclk 0008 811eh tpu0 timer general register d tgrd 16 16 2, 3 pclkb 2 iclk 0008 8120h tpu1 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8121h tpu1 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8122h tpu1 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 8124h tpu1 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8125h tpu1 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8126h tpu1 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8128h tpu1 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 812ah tpu1 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 8130h tpu2 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8131h tpu2 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8132h tpu2 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 8134h tpu2 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8135h tpu2 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8136h tpu2 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8138h tpu2 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 813ah tpu2 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 8140h tpu3 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8141h tpu3 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8142h tpu3 timer i/o control register h tiorh 8 8 2, 3 pclkb 2 iclk 0008 8143h tpu3 timer i/o control register l tiorl 8 8 2, 3 pclkb 2 iclk 0008 8144h tpu3 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8145h tpu3 timer status register tsr 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (14/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 68 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 8146h tpu3 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8148h tpu3 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 814ah tpu3 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 814ch tpu3 timer general register c tgrc 16 16 2, 3 pclkb 2 iclk 0008 814eh tpu3 timer general register d tgrd 16 16 2, 3 pclkb 2 iclk 0008 8150h tpu4 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8151h tpu4 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8152h tpu4 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 8154h tpu4 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8155h tpu4 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8156h tpu4 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8158h tpu4 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 815ah tpu4 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 8160h tpu5 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8161h tpu5 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8162h tpu5 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 8164h tpu5 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8165h tpu5 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8166h tpu5 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8168h tpu5 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 816ah tpu5 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 8170h tpub timer start register tstr 8 8 2, 3 pclkb 2 iclk 0008 8171h tpub timer synchronous register tsyr 8 8 2, 3 pclkb 2 iclk 0008 8178h tpu6 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 8179h tpu7 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 817ah tpu8 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 817bh tpu9 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 817ch tpu10 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 817dh tpu11 noise filter control register nfcr 8 8 2, 3 pclkb 2 iclk 0008 8180h tpu6 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8181h tpu6 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8182h tpu6 timer i/o control register h tiorh 8 8 2, 3 pclkb 2 iclk 0008 8183h tpu6 timer i/o control register l tiorl 8 8 2, 3 pclkb 2 iclk 0008 8184h tpu6 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8185h tpu6 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8186h tpu6 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8188h tpu6 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 818ah tpu6 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 818ch tpu6 timer general register c tgrc 16 16 2, 3 pclkb 2 iclk 0008 818eh tpu6 timer general register d tgrd 16 16 2, 3 pclkb 2 iclk 0008 8190h tpu7 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8191h tpu7 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8192h tpu7 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 8194h tpu7 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8195h tpu7 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8196h tpu7 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8198h tpu7 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 819ah tpu7 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 81a0h tpu8 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 81a1h tpu8 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 81a2h tpu8 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 81a4h tpu8 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (15/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 69 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 81a5h tpu8 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 81a6h tpu8 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 81a8h tpu8 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 81aah tpu8 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 81b0h tpu9 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 81b1h tpu9 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 81b2h tpu9 timer i/o control register h tiorh 8 8 2, 3 pclkb 2 iclk 0008 81b3h tpu9 timer i/o control register l tiorl 8 8 2, 3 pclkb 2 iclk 0008 81b4h tpu9 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 81b5h tpu9 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 81b6h tpu9 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 81b8h tpu9 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 81bah tpu9 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 81bch tpu9 timer general register c tgrc 16 16 2, 3 pclkb 2 iclk 0008 81beh tpu9 timer general register d tgrd 16 16 2, 3 pclkb 2 iclk 0008 81c0h tpu10 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 81c1h tpu10 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 81c2h tpu10 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 81c4h tpu10 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 81c5h tpu10 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 81c6h tpu10 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 81c8h tpu10 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 81cah tpu10 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 81d0h tpu11 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 81d1h tpu11 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 81d2h tpu11 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 81d4h tpu11 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 81d5h tpu11 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 81d6h tpu11 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 81d8h tpu11 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 81dah tpu11 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 81e6h ppg0 ppg output control register pcr 8 8 2, 3 pclkb 2 iclk 0008 81e7h ppg0 ppg output mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 81e8h ppg0 next data enable register h nderh 8 8 2, 3 pclkb 2 iclk 0008 81e9h ppg0 next data enable register l nderl 8 8 2, 3 pclkb 2 iclk 0008 81eah ppg0 output data register h podrh 8 8 2, 3 pclkb 2 iclk 0008 81ebh ppg0 output data register l podrl 8 8 2, 3 pclkb 2 iclk 0008 81ech *1 ppg0 next data register h ndrh 8 8 2, 3 pclkb 2 iclk 0008 81edh *2 ppg0 next data register l ndrl 8 8 2, 3 pclkb 2 iclk 0008 81eeh *1 ppg0 next data register h ndrh2 8 8 2, 3 pclkb 2 iclk 0008 81efh *2 ppg0 next data register l ndrl2 8 8 2, 3 pclkb 2 iclk 0008 81f0h ppg1 ppg trigger select register ptrslr 8 8 2, 3 pclkb 2 iclk 0008 81f6h ppg1 ppg output control register pcr 8 8 2, 3 pclkb 2 iclk 0008 81f7h ppg1 ppg output mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 81f8h ppg1 nest data enable register h nderh 8 8 2, 3 pclkb 2 iclk 0008 81f9h ppg1 nest data enable register l nderl 8 8 2, 3 pclkb 2 iclk 0008 81fah ppg1 output data register h podrh 8 8 2, 3 pclkb 2 iclk 0008 81fbh ppg1 output data register l podrl 8 8 2, 3 pclkb 2 iclk 0008 81fch *3 ppg1 next data register h ndrh 8 8 2, 3 pclkb 2 iclk 0008 81fdh *4 ppg1 next data register l ndrl 8 8 2, 3 pclkb 2 iclk 0008 81feh *3 ppg1 next data register h ndrh2 8 8 2, 3 pclkb 2 iclk 0008 81ffh *4 ppg1 next data register l ndrl2 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (16/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 70 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 8200h tmr0 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8201h tmr1 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8202h tmr0 timer control/status register tcsr 8 8 2, 3 pclkb 2 iclk 0008 8203h tmr1 timer control/status register tcsr 8 8 2, 3 pclkb 2 iclk 0008 8204h tmr0 time constant register a tcora 8 8 2, 3 pclkb 2 iclk 0008 8205h tmr1 time constant register a tcora 8 8 *5 2, 3 pclkb 2 iclk 0008 8206h tmr0 time constant register b tcorb 8 8 2, 3 pclkb 2 iclk 0008 8207h tmr1 time constant register b tcorb 8 8 *5 2, 3 pclkb 2 iclk 0008 8208h tmr0 timer counter tcnt 8 8 2, 3 pclkb 2 iclk 0008 8209h tmr1 timer counter tcnt 8 8 *5 2, 3 pclkb 2 iclk 0008 820ah tmr0 timer counter control register tccr 8 8 2, 3 pclkb 2 iclk 0008 820bh tmr1 timer counter control register tccr 8 8 *5 2, 3 pclkb 2 iclk 0008 8210h tmr2 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8211h tmr3 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8212h tmr2 timer control/status register tcsr 8 8 2, 3 pclkb 2 iclk 0008 8213h tmr3 timer control/status register tcsr 8 8 2, 3 pclkb 2 iclk 0008 8214h tmr2 time constant register a tcora 8 8 2, 3 pclkb 2 iclk 0008 8215h tmr3 time constant register a tcora 8 8 *5 2, 3 pclkb 2 iclk 0008 8216h tmr2 time constant register b tcorb 8 8 2, 3 pclkb 2 iclk 0008 8217h tmr3 time constant register b tcorb 8 8 2, 3 pclkb 2 iclk 0008 8218h tmr2 timer counter tcnt 8 8 2, 3 pclkb 2 iclk 0008 8219h tmr3 timer counter tcnt 8 8 *5 2, 3 pclkb 2 iclk 0008 821ah tmr2 timer counter control register tccr 8 8 2, 3 pclkb 2 iclk 0008 821bh tmr3 timer counter control register tccr 8 8 *5 2, 3 pclkb 2 iclk 0008 8280h crc crc control register crccr 8 8 2, 3 pclkb 2 iclk 0008 8281h crc crc data input register crcdir 8 8 2, 3 pclkb 2 iclk 0008 8282h crc crc data output register crcdor 16 16 2, 3 pclkb 2 iclk 0008 8300h riic0 i 2 c bus control register 1 iccr1 8 8 2, 3 pclkb 2 iclk 0008 8301h riic0 i 2 c bus control register 2 iccr2 8 8 2, 3 pclkb 2 iclk 0008 8302h riic0 i 2 c bus mode register 1 icmr1 8 8 2, 3 pclkb 2 iclk 0008 8303h riic0 i 2 c bus mode register 2 icmr2 8 8 2, 3 pclkb 2 iclk 0008 8304h riic0 i 2 c bus mode register 3 icmr3 8 8 2, 3 pclkb 2 iclk 0008 8305h riic0 i 2 c bus function enable register icfer 8 8 2, 3 pclkb 2 iclk 0008 8306h riic0 i 2 c bus status enable register icser 8 8 2, 3 pclkb 2 iclk 0008 8307h riic0 i 2 c bus interrupt enable register icier 8 8 2, 3 pclkb 2 iclk 0008 8308h riic0 i 2 c bus status register 1 icsr1 8 8 2, 3 pclkb 2 iclk 0008 8309h riic0 i 2 c bus status register 2 icsr2 8 8 2, 3 pclkb 2 iclk 0008 830ah riic0 slave address register u0 saru0 8 8 2, 3 pclkb 2 iclk 0008 830bh riic0 slave address register l0 sarl0 8 8 2, 3 pclkb 2 iclk 0008 830ch riic0 slave address register u1 saru1 8 8 2, 3 pclkb 2 iclk 0008 830dh riic0 slave address register l1 sarl1 8 8 2, 3 pclkb 2 iclk 0008 830eh riic0 slave address register u2 saru2 8 8 2, 3 pclkb 2 iclk 0008 830fh riic0 slave address register l2 sarl2 8 8 2, 3 pclkb 2 iclk 0008 8310h riic0 i 2 c bus bit rate low-level register icbrl 8 8 2, 3 pclkb 2 iclk 0008 8311h riic0 i 2 c bus bit rate high-level register icbrh 8 8 2, 3 pclkb 2 iclk 0008 8312h riic0 i 2 c bus transmit data register icdrt 8 8 2, 3 pclkb 2 iclk 0008 8313h riic0 i 2 c bus receive data register icdrr 8 8 2, 3 pclkb 2 iclk 0008 8320h riic1 i 2 c bus control register 1 iccr1 8 8 2, 3 pclkb 2 iclk 0008 8321h riic1 i 2 c bus control register 2 iccr2 8 8 2, 3 pclkb 2 iclk 0008 8322h riic1 i 2 c bus mode register 1 icmr1 8 8 2, 3 pclkb 2 iclk 0008 8323h riic1 i 2 c bus mode register 2 icmr2 8 8 2, 3 pclkb 2 iclk 0008 8324h riic1 i 2 c bus mode register 3 icmr3 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (17/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 71 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 8325h riic1 i 2 c bus function enable register icfer 8 8 2, 3 pclkb 2 iclk 0008 8326h riic1 i 2 c bus status enable register icser 8 8 2, 3 pclkb 2 iclk 0008 8327h riic1 i 2 c bus interrupt enable register icier 8 8 2, 3 pclkb 2 iclk 0008 8328h riic1 i 2 c bus status register 1 icsr1 8 8 2, 3 pclkb 2 iclk 0008 8329h riic1 i 2 c bus status register 2 icsr2 8 8 2, 3 pclkb 2 iclk 0008 832ah riic1 slave address register u0 saru0 8 8 2, 3 pclkb 2 iclk 0008 832bh riic1 slave address register l0 sarl0 8 8 2, 3 pclkb 2 iclk 0008 832ch riic1 slave address register u1 saru1 8 8 2, 3 pclkb 2 iclk 0008 832dh riic1 slave address register l1 sarl1 8 8 2, 3 pclkb 2 iclk 0008 832eh riic1 slave address register u2 saru2 8 8 2, 3 pclkb 2 iclk 0008 832fh riic1 slave address register l2 sarl2 8 8 2, 3 pclkb 2 iclk 0008 8330h riic1 i 2 c bus bit rate low-level register icbrl 8 8 2, 3 pclkb 2 iclk 0008 8331h riic1 i 2 c bus bit rate high-level register icbrh 8 8 2, 3 pclkb 2 iclk 0008 8332h riic1 i 2 c bus transmit data register icdrt 8 8 2, 3 pclkb 2 iclk 0008 8333h riic1 i 2 c bus receive data register icdrr 8 8 2, 3 pclkb 2 iclk 0008 8340h riic2 i 2 c bus control register 1 iccr1 8 8 2, 3 pclkb 2 iclk 0008 8341h riic2 i 2 c bus control register 2 iccr2 8 8 2, 3 pclkb 2 iclk 0008 8342h riic2 i 2 c bus mode register 1 icmr1 8 8 2, 3 pclkb 2 iclk 0008 8343h riic2 i 2 c bus mode register 2 icmr2 8 8 2, 3 pclkb 2 iclk 0008 8344h riic2 i 2 c bus mode register 3 icmr3 8 8 2, 3 pclkb 2 iclk 0008 8345h riic2 i 2 c bus function enable register icfer 8 8 2, 3 pclkb 2 iclk 0008 8346h riic2 i 2 c bus status enable register icser 8 8 2, 3 pclkb 2 iclk 0008 8347h riic2 i 2 c bus interrupt enable register icier 8 8 2, 3 pclkb 2 iclk 0008 8348h riic2 i 2 c bus status register 1 icsr1 8 8 2, 3 pclkb 2 iclk 0008 8349h riic2 i 2 c bus status register 2 icsr2 8 8 2, 3 pclkb 2 iclk 0008 834ah riic2 slave address register u0 saru0 8 8 2, 3 pclkb 2 iclk 0008 834bh riic2 slave address register l0 sarl0 8 8 2, 3 pclkb 2 iclk 0008 834ch riic2 slave address register u1 saru1 8 8 2, 3 pclkb 2 iclk 0008 834dh riic2 slave address register l1 sarl1 8 8 2, 3 pclkb 2 iclk 0008 834eh riic2 slave address register u2 saru2 8 8 2, 3 pclkb 2 iclk 0008 834fh riic2 slave address register l2 sarl2 8 8 2, 3 pclkb 2 iclk 0008 8350h riic2 i 2 c bus bit rate low-level register icbrl 8 8 2, 3 pclkb 2 iclk 0008 8351h riic2 i 2 c bus bit rate high-level register icbrh 8 8 2, 3 pclkb 2 iclk 0008 8352h riic2 i 2 c bus transmit data register icdrt 8 8 2, 3 pclkb 2 iclk 0008 8353h riic2 i 2 c bus receive data register icdrr 8 8 2, 3 pclkb 2 iclk 0008 8360h riic3 i 2 c bus control register 1 iccr1 8 8 2, 3 pclkb 2 iclk 0008 8361h riic3 i 2 c bus control register 2 iccr2 8 8 2, 3 pclkb 2 iclk 0008 8362h riic3 i 2 c bus mode register 1 icmr1 8 8 2, 3 pclkb 2 iclk 0008 8363h riic3 i 2 c bus mode register 2 icmr2 8 8 2, 3 pclkb 2 iclk 0008 8364h riic3 i 2 c bus mode register 3 icmr3 8 8 2, 3 pclkb 2 iclk 0008 8365h riic3 i 2 c bus function enable register icfer 8 8 2, 3 pclkb 2 iclk 0008 8366h riic3 i 2 c bus status enable register icser 8 8 2, 3 pclkb 2 iclk 0008 8367h riic3 i 2 c bus interrupt enable register icier 8 8 2, 3 pclkb 2 iclk 0008 8368h riic3 i 2 c bus status register 1 icsr1 8 8 2, 3 pclkb 2 iclk 0008 8369h riic3 i 2 c bus status register 2 icsr2 8 8 2, 3 pclkb 2 iclk 0008 836ah riic3 slave address register u0 saru0 8 8 2, 3 pclkb 2 iclk 0008 836bh riic3 slave address register l0 sarl0 8 8 2, 3 pclkb 2 iclk 0008 836ch riic3 slave address register u1 saru1 8 8 2, 3 pclkb 2 iclk 0008 836dh riic3 slave address register l1 sarl1 8 8 2, 3 pclkb 2 iclk 0008 836eh riic3 slave address register u2 saru2 8 8 2, 3 pclkb 2 iclk 0008 836fh riic3 slave address register l2 sarl2 8 8 2, 3 pclkb 2 iclk 0008 8370h riic3 i 2 c bus bit rate low-level register icbrl 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (18/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 72 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 8371h riic3 i 2 c bus bit rate high-level register icbrh 8 8 2, 3 pclkb 2 iclk 0008 8372h riic3 i 2 c bus transmit data register icdrt 8 8 2, 3 pclkb 2 iclk 0008 8373h riic3 i 2 c bus receive data register icdrr 8 8 2, 3 pclkb 2 iclk 0008 8380h rspi0 rspi control register spcr 8 8 2, 3 pclkb 2 iclk 0008 8381h rspi0 rspi slave select polarity register sslp 8 8 2, 3 pclkb 2 iclk 0008 8382h rspi0 rspi pin control register sppcr 8 8 2, 3 pclkb 2 iclk 0008 8383h rspi0 rspi status register spsr 8 8 2, 3 pclkb 2 iclk 0008 8384h rspi0 rspi data register spdr 32 16, 32 2, 3 pclkb 2 iclk 0008 8388h rspi0 rspi sequence control register spscr 8 8 2, 3 pclkb 2 iclk 0008 8389h rspi0 rspi sequence status register spssr 8 8 2, 3 pclkb 2 iclk 0008 838ah rspi0 rspi bit rate register spbr 8 8 2, 3 pclkb 2 iclk 0008 838bh rspi0 rspi data control register spdcr 8 8 2, 3 pclkb 2 iclk 0008 838ch rspi0 rspi clock delay register spckd 8 8 2, 3 pclkb 2 iclk 0008 838dh rspi0 rspi slave select negate delay register sslnd 8 8 2, 3 pclkb 2 iclk 0008 838eh rspi0 rspi next access delay register spnd 8 8 2, 3 pclkb 2 iclk 0008 838fh rspi0 rspi control register 2 spcr2 8 8 2, 3 pclkb 2 iclk 0008 8390h rspi0 rspi command register 0 spcmd0 16 16 2, 3 pclkb 2 iclk 0008 8392h rspi0 rspi command register 1 spcmd1 16 16 2, 3 pclkb 2 iclk 0008 8394h rspi0 rspi command register 2 spcmd2 16 16 2, 3 pclkb 2 iclk 0008 8396h rspi0 rspi command register 3 spcmd3 16 16 2, 3 pclkb 2 iclk 0008 8398h rspi0 rspi command register 4 spcmd4 16 16 2, 3 pclkb 2 iclk 0008 839ah rspi0 rspi command register 5 spcmd5 16 16 2, 3 pclkb 2 iclk 0008 839ch rspi0 rspi command register 6 spcmd6 16 16 2, 3 pclkb 2 iclk 0008 839eh rspi0 rspi command register 7 spcmd7 16 16 2, 3 pclkb 2 iclk 0008 83a0h rspi1 rspi control register spcr 8 8 2, 3 pclkb 2 iclk 0008 83a1h rspi1 rspi slave select polarity register sslp 8 8 2, 3 pclkb 2 iclk 0008 83a2h rspi1 rspi pin control register sppcr 8 8 2, 3 pclkb 2 iclk 0008 83a3h rspi1 rspi status register spsr 8 8 2, 3 pclkb 2 iclk 0008 83a4h rspi1 rspi data register spdr 32 16, 32 2, 3 pclkb 2 iclk 0008 83a8h rspi1 rspi sequence control register spscr 8 8 2, 3 pclkb 2 iclk 0008 83a9h rspi1 rspi sequence status register spssr 8 8 2, 3 pclkb 2 iclk 0008 83aah rspi1 rspi bit rate register spbr 8 8 2, 3 pclkb 2 iclk 0008 83abh rspi1 rspi data control register spdcr 8 8 2, 3 pclkb 2 iclk 0008 83ach rspi1 rspi clock delay register spckd 8 8 2, 3 pclkb 2 iclk 0008 83adh rspi1 rspi slave select negate delay register sslnd 8 8 2, 3 pclkb 2 iclk 0008 83aeh rspi1 rspi next access delay register spnd 8 8 2, 3 pclkb 2 iclk 0008 83afh rspi1 rspi control register 2 spcr2 8 8 2, 3 pclkb 2 iclk 0008 83b0h rspi1 rspi command register 0 spcmd0 16 16 2, 3 pclkb 2 iclk 0008 83b2h rspi1 rspi command register 1 spcmd1 16 16 2, 3 pclkb 2 iclk 0008 83b4h rspi1 rspi command register 2 spcmd2 16 16 2, 3 pclkb 2 iclk 0008 83b6h rspi1 rspi command register 3 spcmd3 16 16 2, 3 pclkb 2 iclk 0008 83b8h rspi1 rspi command register 4 spcmd4 16 16 2, 3 pclkb 2 iclk 0008 83bah rspi1 rspi command register 5 spcmd5 16 16 2, 3 pclkb 2 iclk 0008 83bch rspi1 rspi command register 6 spcmd6 16 16 2, 3 pclkb 2 iclk 0008 83beh rspi1 rspi command register 7 spcmd7 16 16 2, 3 pclkb 2 iclk 0008 83c0h rspi2 rspi control register spcr 8 8 2, 3 pclkb 2 iclk 0008 83c1h rspi2 rspi slave select polarity register sslp 8 8 2, 3 pclkb 2 iclk 0008 83c2h rspi2 rspi pin control register sppcr 8 8 2, 3 pclkb 2 iclk 0008 83c3h rspi2 rspi status register spsr 8 8 2, 3 pclkb 2 iclk 0008 83c4h rspi2 rspi data register spdr 32 16, 32 2, 3 pclkb 2 iclk 0008 83c8h rspi2 rspi sequence control register spscr 8 8 2, 3 pclkb 2 iclk 0008 83c9h rspi2 rspi sequence status register spssr 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (19/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 73 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 83cah rspi2 rspi bit rate register spbr 8 8 2, 3 pclkb 2 iclk 0008 83cbh rspi2 rspi data control register spdcr 8 8 2, 3 pclkb 2 iclk 0008 83cch rspi2 rspi clock delay register spckd 8 8 2, 3 pclkb 2 iclk 0008 83cdh rspi2 rspi slave select negate delay register sslnd 8 8 2, 3 pclkb 2 iclk 0008 83ceh rspi2 rspi next access delay register spnd 8 8 2, 3 pclkb 2 iclk 0008 83cfh rspi2 rspi control register 2 spcr2 8 8 2, 3 pclkb 2 iclk 0008 83d0h rspi2 rspi command register 0 spcmd0 16 16 2, 3 pclkb 2 iclk 0008 83d2h rspi2 rspi command register 1 spcmd1 16 16 2, 3 pclkb 2 iclk 0008 83d4h rspi2 rspi command register 2 spcmd2 16 16 2, 3 pclkb 2 iclk 0008 83d6h rspi2 rspi command register 3 spcmd3 16 16 2, 3 pclkb 2 iclk 0008 83d8h rspi2 rspi command register 4 spcmd4 16 16 2, 3 pclkb 2 iclk 0008 83dah rspi2 rspi command register 5 spcmd5 16 16 2, 3 pclkb 2 iclk 0008 83dch rspi2 rspi command register 6 spcmd6 16 16 2, 3 pclkb 2 iclk 0008 83deh rspi2 rspi command register 7 spcmd7 16 16 2, 3 pclkb 2 iclk 0008 8600h mtu3 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8601h mtu4 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8602h mtu3 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8603h mtu4 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8604h mtu3 timer i/o control register h tiorh 8 8 2, 3 pclkb 2 iclk 0008 8605h mtu3 timer i/o control register l tiorl 8 8 2, 3 pclkb 2 iclk 0008 8606h mtu4 timer i/o control register h tiorh 8 8 2, 3 pclkb 2 iclk 0008 8607h mtu4 timer i/o control register l tiorl 8 8 2, 3 pclkb 2 iclk 0008 8608h mtu3 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8609h mtu4 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 860ah mtu timer output master enable register toer 8 8 2, 3 pclkb 2 iclk 0008 860dh mtu timer gate control register tgcr 8 8 2, 3 pclkb 2 iclk 0008 860eh mtu timer output control register 1 tocr1 8 8 2, 3 pclkb 2 iclk 0008 860fh mtu timer output control register 2 tocr2 8 8 2, 3 pclkb 2 iclk 0008 8610h mtu3 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8612h mtu4 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8614h mtu timer cycle data regi ster tcdr 16 16 2, 3 pclkb 2 iclk 0008 8616h mtu timer dead time data register tddr 16 16 2, 3 pclkb 2 iclk 0008 8618h mtu3 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 861ah mtu3 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 861ch mtu4 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 861eh mtu4 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 8620h mtu timer subcounter tcnts 16 16 2, 3 pclkb 2 iclk 0008 8622h mtu timer cycle buffer register tcbr 16 16 2, 3 pclkb 2 iclk 0008 8624h mtu3 timer general register c tgrc 16 16 2, 3 pclkb 2 iclk 0008 8626h mtu3 timer general register d tgrd 16 16 2, 3 pclkb 2 iclk 0008 8628h mtu4 timer general register c tgrc 16 16 2, 3 pclkb 2 iclk 0008 862ah mtu4 timer general register d tgrd 16 16 2, 3 pclkb 2 iclk 0008 862ch mtu3 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 862dh mtu4 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8630h mtu timer interrupt skipping set register titcr 8 8 2, 3 pclkb 2 iclk 0008 8631h mtu timer interrupt skipping counter titcnt 8 8 2, 3 pclkb 2 iclk 0008 8632h mtu timer buffer transfer set register tbter 8 8 2, 3 pclkb 2 iclk 0008 8634h mtu timer dead time enable register tder 8 8 2, 3 pclkb 2 iclk 0008 8636h mtu timer output level buffer register tolbr 8 8 2, 3 pclkb 2 iclk 0008 8638h mtu3 timer buffer operation transfer mode register tbtm 8 8 2, 3 pclkb 2 iclk 0008 8639h mtu4 timer buffer operation transfer mode register tbtm 8 8 2, 3 pclkb 2 iclk 0008 8640h mtu4 timer a/d converter start request control register tadcr 16 16 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (20/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 74 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 8644h mtu4 timer a/d converter start request cycl e set register a tadcora 16 16 2, 3 pclkb 2 iclk 0008 8646h mtu4 timer a/d converter start request cycl e set register b tadcorb 16 16 2, 3 pclkb 2 iclk 0008 8648h mtu4 timer a/d converter start request cycle se t buffer register a tadcobra 16 16 2, 3 pclkb 2 iclk 0008 864ah mtu4 timer a/d converter start request cycle se t buffer register b tadcobrb 16 16 2, 3 pclkb 2 iclk 0008 8660h mtu timer waveform control register twcr 8 8, 16 2, 3 pclkb 2 iclk 0008 8680h mtu timer start register tstr 8 8, 16 2, 3 pclkb 2 iclk 0008 8681h mtu timer synchronous register tsyr 8 8, 16 2, 3 pclkb 2 iclk 0008 8684h mtu timer read/write enable register trwer 8 8, 16 2, 3 pclkb 2 iclk 0008 8690h mtu0 noise filter control register nfcr 8 8, 16 2, 3 pclkb 2 iclk 0008 8691h mtu1 noise filter control register nfcr 8 8, 16 2, 3 pclkb 2 iclk 0008 8692h mtu2 noise filter control register nfcr 8 8, 16 2, 3 pclkb 2 iclk 0008 8693h mtu3 noise filter control register nfcr3 8 8, 16 2, 3 pclkb 2 iclk 0008 8694h mtu4 noise filter control register nfcr 8 8, 16 2, 3 pclkb 2 iclk 0008 8695h mtu5 noise filter control register nfcr 8 8, 16 2, 3 pclkb 2 iclk 0008 8700h mtu0 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8701h mtu0 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8702h mtu0 timer i/o control register h tiorh 8 8 2, 3 pclkb 2 iclk 0008 8703h mtu0 timer i/o control register l tiorl 8 8 2, 3 pclkb 2 iclk 0008 8704h mtu0 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8705h mtu0 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8706h mtu0 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8708h mtu0 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 870ah mtu0 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 870ch mtu0 timer general register c tgrc 16 16 2, 3 pclkb 2 iclk 0008 870eh mtu0 timer general register d tgrd 16 16 2, 3 pclkb 2 iclk 0008 8720h mtu0 timer general register e tgre 16 16 2, 3 pclkb 2 iclk 0008 8722h mtu0 timer general register f tgrf 16 16 2, 3 pclkb 2 iclk 0008 8724h mtu0 timer interrupt enable register2 tier2 8 8 2, 3 pclkb 2 iclk 0008 8726h mtu0 timer buffer operation transfer mode register tbtm 8 8 2, 3 pclkb 2 iclk 0008 8780h mtu1 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8781h mtu1 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8782h mtu1 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 8784h mtu1 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8785h mtu1 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8786h mtu1 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8788h mtu1 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 878ah mtu1 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 8790h mtu1 timer input capture control register ticcr 8 8 2, 3 pclkb 2 iclk 0008 8800h mtu2 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 8801h mtu2 timer mode register tmdr 8 8 2, 3 pclkb 2 iclk 0008 8802h mtu2 timer i/o control register tior 8 8 2, 3 pclkb 2 iclk 0008 8804h mtu2 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 8805h mtu2 timer status register tsr 8 8 2, 3 pclkb 2 iclk 0008 8806h mtu2 timer counter tcnt 16 16 2, 3 pclkb 2 iclk 0008 8808h mtu2 timer general register a tgra 16 16 2, 3 pclkb 2 iclk 0008 880ah mtu2 timer general register b tgrb 16 16 2, 3 pclkb 2 iclk 0008 8880h mtu5 timer counter u tcntu 16 16 2, 3 pclkb 2 iclk 0008 8882h mtu5 timer general register u tgru 16 16 2, 3 pclkb 2 iclk 0008 8884h mtu5 timer control register u tcru 8 8 2, 3 pclkb 2 iclk 0008 8886h mtu5 timer i/o control register u tioru 8 8 2, 3 pclkb 2 iclk 0008 8890h mtu5 timer counter v tcntv 16 16 2, 3 pclkb 2 iclk 0008 8892h mtu5 timer general register v tgrv 16 16 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (21/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 75 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 8894h mtu5 timer control register v tcrv 8 8 2, 3 pclkb 2 iclk 0008 8896h mtu5 timer i/o control register v tiorv 8 8 2, 3 pclkb 2 iclk 0008 88a0h mtu5 timer counter w tcntw 16 16 2, 3 pclkb 2 iclk 0008 88a2h mtu5 timer general register w tgrw 16 16 2, 3 pclkb 2 iclk 0008 88a4h mtu5 timer control register w tcrw 8 8 2, 3 pclkb 2 iclk 0008 88a6h mtu5 timer i/o control register w tiorw 8 8 2, 3 pclkb 2 iclk 0008 88b2h mtu5 timer interrupt enable register tier 8 8 2, 3 pclkb 2 iclk 0008 88b4h mtu5 timer start register tstr 8 8 2, 3 pclkb 2 iclk 0008 88b6h mtu5 timer compare match clear register tcntcmpclr 8 8 2, 3 pclkb 2 iclk 0008 8900h poe input level control/status register 1 icsr1 16 16 2, 3 pclkb 2 iclk 0008 8902h poe output level control/status register 1 ocsr1 16 16 2, 3 pclkb 2 iclk 0008 8908h poe input level control/status register 2 icsr2 16 16 2, 3 pclkb 2 iclk 0008 890ah poe software port output enable register spoer 8 8 2, 3 pclkb 2 iclk 0008 890bh poe port output enable control register 1 poecr1 8 8 2, 3 pclkb 2 iclk 0008 890ch poe port output enable control register 2 poecr2 8 8 2, 3 pclkb 2 iclk 0008 890eh poe input level control/status register 3 icsr3 16 16 2, 3 pclkb 2 iclk 0008 9000h s12ad a/d control register adcsr 8 8 2, 3 pclkb 2 iclk 0008 9004h s12ad a/d channel select register 0 adans0 16 16 2, 3 pclkb 2 iclk 0008 9006h s12ad a/d channel select register 1 adans1 16 16 2, 3 pclkb 2 iclk 0008 9008h s12ad a/d-converted value addition mode select register 0 adads0 16 16 2, 3 pclkb 2 iclk 0008 900ah s12ad a/d-converted value addition mode select register 1 adads1 16 16 2, 3 pclkb 2 iclk 0008 900ch s12ad a/d-converted value addition count select register adadc 8 8 2, 3 pclkb 2 iclk 0008 900eh s12ad a/d control extended register adcer 16 16 2, 3 pclkb 2 iclk 0008 9010h s12ad a/d start trigger select register adstrgr 8 8 2, 3 pclkb 2 iclk 0008 9012h s12ad a/d-converted extended input control register adexicr 16 16 2, 3 pclkb 2 iclk 0008 901ah s12ad a/d temperature sensor data register adtsdr 16 16 2, 3 pclkb 2 iclk 0008 901ch s12ad a/d internal reference voltage data register adocdr 16 16 2, 3 pclkb 2 iclk 0008 9020h s12ad a/d data register 0 addr0 16 16 2, 3 pclkb 2 iclk 0008 9022h s12ad a/d data register 1 addr1 16 16 2, 3 pclkb 2 iclk 0008 9024h s12ad a/d data register 2 addr2 16 16 2, 3 pclkb 2 iclk 0008 9026h s12ad a/d data register 3 addr3 16 16 2, 3 pclkb 2 iclk 0008 9028h s12ad a/d data register 4 addr4 16 16 2, 3 pclkb 2 iclk 0008 902ah s12ad a/d data register 5 addr5 16 16 2, 3 pclkb 2 iclk 0008 902ch s12ad a/d data register 6 addr6 16 16 2, 3 pclkb 2 iclk 0008 902eh s12ad a/d data register 7 addr7 16 16 2, 3 pclkb 2 iclk 0008 9030h s12ad a/d data register 8 addr8 16 16 2, 3 pclkb 2 iclk 0008 9032h s12ad a/d data register 9 addr9 16 16 2, 3 pclkb 2 iclk 0008 9034h s12ad a/d data register 10 addr10 16 16 2, 3 pclkb 2 iclk 0008 9036h s12ad a/d data register 11 addr11 16 16 2, 3 pclkb 2 iclk 0008 9038h s12ad a/d data register 12 addr12 16 16 2, 3 pclkb 2 iclk 0008 903ah s12ad a/d data register 13 addr13 16 16 2, 3 pclkb 2 iclk 0008 903ch s12ad a/d data register 14 addr14 16 16 2, 3 pclkb 2 iclk 0008 903eh s12ad a/d data register 15 addr15 16 16 2, 3 pclkb 2 iclk 0008 9040h s12ad a/d data register 16 addr16 16 16 2, 3 pclkb 2 iclk 0008 9042h s12ad a/d data register 17 addr17 16 16 2, 3 pclkb 2 iclk 0008 9044h s12ad a/d data register 18 addr18 16 16 2, 3 pclkb 2 iclk 0008 9046h s12ad a/d data register 19 addr19 16 16 2, 3 pclkb 2 iclk 0008 9048h s12ad a/d data register 20 addr20 16 16 2, 3 pclkb 2 iclk 0008 9060h s12ad a/d sampling state register01 adsstr01 16 16 2, 3 pclkb 2 iclk 0008 9070h s12ad a/d sampling state register 23 adsstr23 16 16 2, 3 pclkb 2 iclk 0008 9800h ad a/d data register a addra 16 16 2, 3 pclkb 2 iclk 0008 9802h ad a/d data register b addrb 16 16 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (22/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 76 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 9804h ad a/d data register c addrc 16 16 2, 3 pclkb 2 iclk 0008 9806h ad a/d data register d addrd 16 16 2, 3 pclkb 2 iclk 0008 9808h ad a/d data register e addre 16 16 2, 3 pclkb 2 iclk 0008 980ah ad a/d data register f addrf 16 16 2, 3 pclkb 2 iclk 0008 980ch ad a/d data register g addrg 16 16 2, 3 pclkb 2 iclk 0008 980eh ad a/d data register h addrh 16 16 2, 3 pclkb 2 iclk 0008 9810h ad a/d control/status register adcsr 8 8 2, 3 pclkb 2 iclk 0008 9811h ad a/d control register adcr 8 8 2, 3 pclkb 2 iclk 0008 9812h ad a/d control register 2 adcr2 8 8 2, 3 pclkb 2 iclk 0008 9813h ad a/d sampling state register adsstr 8 8 2, 3 pclkb 2 iclk 0008 981fh ad a/d self-diagnostic register addiagr 8 8 2, 3 pclkb 2 iclk 0008 a000h sci0 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a001h sci0 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a002h sci0 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a003h sci0 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a004h sci0 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a005h sci0 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a006h sci0 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a007h sci0 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a008h sci0 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a009h sci0 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a00ah sci0 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a00bh sci0 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a00ch sci0 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a00dh sci0 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a020h sci1 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a021h sci1 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a022h sci1 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a023h sci1 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a024h sci1 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a025h sci1 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a026h sci1 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a027h sci1 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a028h sci1 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a029h sci1 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a02ah sci1 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a02bh sci1 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a02ch sci1 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a02dh sci1 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a040h sci2 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a041h sci2 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a042h sci2 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a043h sci2 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a044h sci2 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a045h sci2 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a046h sci2 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a047h sci2 serial extended mode register sem 8 8 2, 3 pclkb 2 iclk 0008 a048h sci2 noise filter setting register snfr2 8 8 2, 3 pclkb 2 iclk 0008 a049h sci2 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a04ah sci2 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a04bh sci2 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a04ch sci2 i 2 c status register sis 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (23/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 77 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 a04dh sci2 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a060h sci3 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a061h sci3 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a062h sci3 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a063h sci3 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a064h sci3 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a065h sci3 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a066h sci3 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a067h sci3 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a068h sci3 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a069h sci3 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a06ah sci3 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a06bh sci3 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a06ch sci3 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a06dh sci3 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a080h sci4 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a081h sci4 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a082h sci4 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a083h sci4 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a084h sci4 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a085h sci4 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a086h sci4 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a087h sci4 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a088h sci4 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a089h sci4 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a08ah sci4 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a08bh sci4 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a08ch sci4 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a08dh sci4 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a0a0h sci5 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a0a1h sci5 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a0a2h sci5 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a0a3h sci5 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a0a4h sci5 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a0a5h sci5 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a0a6h sci5 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a0a7h sci5 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a0a8h sci5 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a0a9h sci5 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a0aah sci5 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a0abh sci5 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a0ach sci5 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a0adh sci5 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a0c0h sci6 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a0c1h sci6 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a0c2h sci6 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a0c3h sci6 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a0c4h sci6 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a0c5h sci6 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a0c6h sci6 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a0c7h sci6 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a0c8h sci6 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (24/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 78 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 a0c9h sci6 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a0cah sci6 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a0cbh sci6 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a0cch sci6 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a0cdh sci6 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a0e0h sci7 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a0e1h sci7 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a0e2h sci7 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a0e3h sci7 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a0e4h sci7 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a0e5h sci7 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a0e6h sci7 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a0e7h sci7 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a0e8h sci7 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a0e9h sci7 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a0eah sci7 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a0ebh sci7 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a0ech sci7 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a0edh sci7 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a100h sci8 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a101h sci8 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a102h sci8 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a103h sci8 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a104h sci8 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a105h sci8 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a106h sci8 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a107h sci8 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a108h sci8 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a109h sci8 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a10ah sci8 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a10bh sci8 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a10ch sci8 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a10dh sci8 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a120h sci9 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a121h sci9 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a122h sci9 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a123h sci9 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a124h sci9 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a125h sci9 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a126h sci9 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a127h sci9 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a128h sci9 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a129h sci9 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a12ah sci9 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a12bh sci9 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a12ch sci9 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a12dh sci9 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a140h sci10 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a141h sci10 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a142h sci10 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a143h sci10 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a144h sci10 serial status register ssr 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (25/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 79 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 a145h sci10 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a146h sci10 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a147h sci10 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a148h sci10 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a149h sci10 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a14ah sci10 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a14bh sci10 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a14ch sci10 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a14dh sci10 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a160h sci11 serial mode register smr 8 8 2, 3 pclkb 2 iclk 0008 a161h sci11 bit rate register brr 8 8 2, 3 pclkb 2 iclk 0008 a162h sci11 serial control register scr 8 8 2, 3 pclkb 2 iclk 0008 a163h sci11 transmit data register tdr 8 8 2, 3 pclkb 2 iclk 0008 a164h sci11 serial status register ssr 8 8 2, 3 pclkb 2 iclk 0008 a165h sci11 receive data register rdr 8 8 2, 3 pclkb 2 iclk 0008 a166h sci11 smart card mode register scmr 8 8 2, 3 pclkb 2 iclk 0008 a167h sci11 serial extended mode register semr 8 8 2, 3 pclkb 2 iclk 0008 a168h sci11 noise filter setting register snfr 8 8 2, 3 pclkb 2 iclk 0008 a169h sci11 i 2 c mode register 1 simr1 8 8 2, 3 pclkb 2 iclk 0008 a16ah sci11 i 2 c mode register 2 simr2 8 8 2, 3 pclkb 2 iclk 0008 a16bh sci11 i 2 c mode register 3 simr3 8 8 2, 3 pclkb 2 iclk 0008 a16ch sci11 i 2 c status register sisr 8 8 2, 3 pclkb 2 iclk 0008 a16dh sci11 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 a800h ieb iebus control register iectr 8 8 3 to 4 pclkb 2, 3 iclk 0008 a801h ieb iebus command register iecmr 8 8 3 to 4 pclkb 2, 3 iclk 0008 a802h ieb iebus master control register iemcr 8 8 3 to 4 pclkb 2, 3 iclk 0008 a803h ieb iebus master unit address register 1 iear1 8 8 3 to 4 pclkb 2, 3 iclk 0008 a804h ieb iebus master unit address register 2 iear2 8 8 3 to 4 pclkb 2, 3 iclk 0008 a805h ieb iebus slave address setting register 1 iesa1 8 8 3 to 4 pclkb 2, 3 iclk 0008 a806h ieb iebus slave address setting register 2 iesa2 8 8 3 to 4 pclkb 2, 3 iclk 0008 a807h ieb iebus transmit message length register ietbfl 8 8 3 to 4 pclkb 2, 3 iclk 0008 a809h ieb iebus reception master address register 1 iema1 8 8 3 to 4 pclkb 2, 3 iclk 0008 a80ah ieb iebus reception master address register 2 iema2 8 8 3 to 4 pclkb 2, 3 iclk 0008 a80bh ieb iebus receive control field register ierctl 8 8 3 to 4 pclkb 2, 3 iclk 0008 a80ch ieb iebus receive message length register ierbfl 8 8 3 to 4 pclkb 2, 3 iclk 0008 a80eh ieb iebus lock address register 1 iela1 8 8 3 to 4 pclkb 2, 3 iclk 0008 a80fh ieb iebus lock address register 2 iela2 8 8 3 to 4 pclkb 2, 3 iclk 0008 a810h ieb iebus general flag register ieflg 8 8 3 to 4 pclkb 2, 3 iclk 0008 a811h ieb iebus transmit status register ietsr 8 8 3 to 4 pclkb 2, 3 iclk 0008 a812h ieb iebus transmit interrupt enable register ieiet 8 8 3 to 4 pclkb 2, 3 iclk 0008 a814h ieb iebus receive status register iersr 8 8 3 to 4 pclkb 2, 3 iclk 0008 a815h ieb iebus receive interrupt enable register ieier 8 8 3 to 4 pclkb 2, 3 iclk 0008 a818h ieb iebus clock select register iecksr 8 8 3 to 4 pclkb 2, 3 iclk 0008 a900h to 0008 a91fh ieb iebus transmit data buffer register 001 to 032 ietb001 to 032 8 8 3 to 4 pclkb 2, 3 iclk 0008 aa00h to 0008 aa1fh ieb iebus receive data buffer register 001 to 032 ierb001 to 032 8 8 3 to 4 pclkb 2, 3 iclk 0008 b300h sci12 serial mode register smr12 8 8 2, 3 pclkb 2 iclk 0008 b301h sci12 bit rate register brr12 8 8 2, 3 pclkb 2 iclk 0008 b302h sci12 serial control register scr12 8 8 2, 3 pclkb 2 iclk 0008 b303h sci12 transmit data register tdr12 8 8 2, 3 pclkb 2 iclk 0008 b304h sci12 serial status register ssr12 8 8 2, 3 pclkb 2 iclk 0008 b305h sci12 receive data register rdr12 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (26/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 80 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 b306h sci12 smart card mode register scmr12 8 8 2, 3 pclkb 2 iclk 0008 b307h sci12 serial extended mode register semr12 8 8 2, 3 pclkb 2 iclk 0008 b308h sci12 noise filter setting register snfr12 8 8 2, 3 pclkb 2 iclk 0008 b309h sci12 i 2 c mode register 1 simr112 8 8 2, 3 pclkb 2 iclk 0008 b30ah sci12 i 2 c mode register 2 simr212 8 8 2, 3 pclkb 2 iclk 0008 b30bh sci12 i 2 c mode register 3 simr312 8 8 2, 3 pclkb 2 iclk 0008 b30ch sci12 i 2 c status register sis12 8 8 2, 3 pclkb 2 iclk 0008 b30dh sci12 spi mode register spmr 8 8 2, 3 pclkb 2 iclk 0008 b320h sci12 extended serial module enable register esmer 8 8 2, 3 pclkb 2 iclk 0008 b321h sci12 control register 0 cr0 8 8 2, 3 pclkb 2 iclk 0008 b322h sci12 control register 1 cr1 8 8 2, 3 pclkb 2 iclk 0008 b323h sci12 control register 2 cr2 8 8 2, 3 pclkb 2 iclk 0008 b324h sci12 control register 3 cr3 8 8 2, 3 pclkb 2 iclk 0008 b325h sci12 port control register pcr 8 8 2, 3 pclkb 2 iclk 0008 b326h sci12 interrupt control register icr 8 8 2, 3 pclkb 2 iclk 0008 b327h sci12 status register str 8 8 2, 3 pclkb 2 iclk 0008 b328h sci12 status clear register stcr 8 8 2, 3 pclkb 2 iclk 0008 b329h sci12 control field 0 data register cf0dr 8 8 2, 3 pclkb 2 iclk 0008 b32ah sci12 control field 0 compare enable register cf0cr 8 8 2, 3 pclkb 2 iclk 0008 b32bh sci12 control field 0 receive data register cf0rr 8 8 2, 3 pclkb 2 iclk 0008 b32ch sci12 primary control field 1 data register pcf1dr 8 8 2, 3 pclkb 2 iclk 0008 b32dh sci12 secondary control field 1 data register scf1dr 8 8 2, 3 pclkb 2 iclk 0008 b32eh sci12 control field 1 compare enable register cf1cr 8 8 2, 3 pclkb 2 iclk 0008 b32fh sci12 control field 1 receive data register cf1rr 8 8 2, 3 pclkb 2 iclk 0008 b330h sci12 timer control register tcr 8 8 2, 3 pclkb 2 iclk 0008 b331h sci12 timer mode register tmr 8 8 2, 3 pclkb 2 iclk 0008 b332h sci12 timer prescaler register tpre 8 8 2, 3 pclkb 2 iclk 0008 b333h sci12 timer count register tcnt 8 8 2, 3 pclkb 2 iclk 0008 c000h port0 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c001h port1 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c002h port2 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c003h port3 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c004h port4 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c005h port5 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c006h port6 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c007h port7 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c008h port8 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c009h port9 port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c00ah porta port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c00bh portb port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c00ch portc port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c00dh portd port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c00eh porte port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c00fh portf port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c010h portg port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c012h portj port direction register pdr 8 8 2, 3 pclkb 2 iclk 0008 c020h port0 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c021h port1 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c022h port2 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c023h port3 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c024h port4 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c025h port5 port output data register podr 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (27/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 81 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 c026h port6 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c027h port7 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c028h port8 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c029h port9 port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c02ah porta port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c02bh portb port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c02ch portc port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c02dh portd port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c02eh porte port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c02fh portf port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c030h portg port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c032h portj port output data register podr 8 8 2, 3 pclkb 2 iclk 0008 c040h port0 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c041h port1 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c042h port2 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c043h port3 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c044h port4 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c045h port5 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c046h port6 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c047h port7 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c048h port8 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c049h port9 port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c04ah porta port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c04bh portb port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c04ch portc port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c04dh portd port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c04eh porte port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c04fh portf port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c050h portg port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c052h portj port input data register pidr 8 8 2, 3 pclkb 2 iclk 0008 c060h port0 port input data register pmr 8 8 2, 3 pclkb 2 iclk 0008 c061h port1 port input data register pmr 8 8 2, 3 pclkb 2 iclk 0008 c062h port2 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c063h port3 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c064h port4 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c065h port5 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c066h port6 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c067h port7 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c068h port8 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c069h port9 port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c06ah porta port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c06bh portb port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c06ch portc port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c06dh portd port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c06eh porte port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c06fh portf port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c070h portg port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c072h portj port mode register pmr 8 8 2, 3 pclkb 2 iclk 0008 c080h port0 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c081h port0 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c082h port1 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c083h port1 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (28/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 82 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 c084h port2 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c085h port2 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c086h port3 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c087h port3 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c088h port4 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c089h port4 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c08ah port5 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c08bh port5 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c08ch port6 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c08dh port6 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c08eh port7 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c08fh port7 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c090h port8 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c091h port8 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c092h port9 open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c093h port9 open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c094h porta open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c095h porta open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c096h portb open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c097h portb open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c098h portc open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c099h portc open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c09ah portd open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c09bh portd open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c09ch porte open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c09dh porte open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c09eh portf open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c09fh portf open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c0a0h portg open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c0a1h portg open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c0a4h portj open drain control register 0 odr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c0a5h portj open drain control register 1 odr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c0c0h port0 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c1h port1 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c2h port2 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c3h port3 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c4h port4 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c5h port5 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c6h port6 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c7h port7 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c8h port8 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0c9h port9 pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0cah porta pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0cbh portb pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0cch portc pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0cdh portd pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0ceh porte pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0cfh portf pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0d0h portg pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0d2h portj pull-up control register pcr 8 8 2, 3 pclkb 2 iclk 0008 c0e0h port0 drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0e2h port2 drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (29/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 83 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 c0e5h port5 drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0e9h port9 drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0eah porta drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0ebh portb drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0ech portc drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0edh portd drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0eeh porte drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c0f0h portg drive capacity control register dscr 8 8 2, 3 pclkb 2 iclk 0008 c100h mpc cs output enable register pfcse 8 8 2, 3 pclkb 2 iclk 0008 c102h mpc cs output pin select register 0 pfcss0 8 8 2, 3 pclkb 2 iclk 0008 c103h mpc cs output pin select register 1 pfcss1 8 8 2, 3 pclkb 2 iclk 0008 c104h mpc address output enable register 0 pfaoe0 8 8, 16 2, 3 pclkb 2 iclk 0008 c105h mpc address output enable register 1 pfaoe1 8 8, 16 2, 3 pclkb 2 iclk 0008 c106h mpc external bus control register 0 pfbcr0 8 8, 16 2, 3 pclkb 2 iclk 0008 c107h mpc external bus control register 1 pfbcr1 8 8, 16 2, 3 pclkb 2 iclk 0008 c10eh mpc ethernet control resister 1 pfenet 8 8 2, 3 pclkb 2 iclk 0008 c114h mpc usb0 control register pfusb0 8 8 2, 3 pclkb 2 iclk 0008 c115h mpc usb1 control register pfusb1 8 8 2, 3 pclkb 2 iclk 0008 c11fh mpc write protection register pwpr 8 8 2, 3 pclkb 2 iclk 0008 c140h mpc p00 pin function control register p00pfs 8 8 2, 3 pclkb 2 iclk 0008 c141h mpc p01 pin function control register p01pfs 8 8 2, 3 pclkb 2 iclk 0008 c142h mpc p02 pin function control register p02pfs 8 8 2, 3 pclkb 2 iclk 0008 c143h mpc p03 pin function control register p03pfs 8 8 2, 3 pclkb 2 iclk 0008 c145h mpc p05 pin function control register p05pfs 8 8 2, 3 pclkb 2 iclk 0008 c147h mpc p07 pin function control register p07pfs 8 8 2, 3 pclkb 2 iclk 0008 c148h mpc p10 pin function control register p10pfs 8 8 2, 3 pclkb 2 iclk 0008 c149h mpc p11 pin function control register p11pfs 8 8 2, 3 pclkb 2 iclk 0008 c14ah mpc p12 pin function control register p12pfs 8 8 2, 3 pclkb 2 iclk 0008 c14bh mpc p13 pin function control register p13pfs 8 8 2, 3 pclkb 2 iclk 0008 c14ch mpc p14 pin function control register p14pfs 8 8 2, 3 pclkb 2 iclk 0008 c14dh mpc p15 pin function control register p15pfs 8 8 2, 3 pclkb 2 iclk 0008 c14eh mpc p16 pin function control register p16pfs 8 8 2, 3 pclkb 2 iclk 0008 c14fh mpc p17 pin function control register p17pfs 8 8 2, 3 pclkb 2 iclk 0008 c150h mpc p20 pin function control register p20pfs 8 8 2, 3 pclkb 2 iclk 0008 c151h mpc p21 pin function control register p21pfs 8 8 2, 3 pclkb 2 iclk 0008 c152h mpc p22 pin function control register p22pfs 8 8 2, 3 pclkb 2 iclk 0008 c153h mpc p23 pin function control register p23pfs 8 8 2, 3 pclkb 2 iclk 0008 c154h mpc p24 pin function control register p24pfs 8 8 2, 3 pclkb 2 iclk 0008 c155h mpc p25 pin function control register p25pfs 8 8 2, 3 pclkb 2 iclk 0008 c156h mpc p26 pin function control register p26pfs 8 8 2, 3 pclkb 2 iclk 0008 c157h mpc p27 pin function control register p27pfs 8 8 2, 3 pclkb 2 iclk 0008 c158h mpc p30 pin function control register p30pfs 8 8 2, 3 pclkb 2 iclk 0008 c159h mpc p31 pin function control register p31pfs 8 8 2, 3 pclkb 2 iclk 0008 c15ah mpc p32 pin function control register p32pfs 8 8 2, 3 pclkb 2 iclk 0008 c15bh mpc p33 pin function control register p33pfs 8 8 2, 3 pclkb 2 iclk 0008 c15ch mpc p34 pin function control register p34pfs 8 8 2, 3 pclkb 2 iclk 0008 c160h mpc p40 pin function control register p40pfs 8 8 2, 3 pclkb 2 iclk 0008 c161h mpc p41 pin function control register p41pfs 8 8 2, 3 pclkb 2 iclk 0008 c162h mpc p42 pin function control register p42pfs 8 8 2, 3 pclkb 2 iclk 0008 c163h mpc p43 pin function control register p43pfs 8 8 2, 3 pclkb 2 iclk 0008 c164h mpc p44 pin function control register p44pfs 8 8 2, 3 pclkb 2 iclk 0008 c165h mpc p45 pin function control register p45pfs 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (30/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 84 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 c166h mpc p46 pin function control register p46pfs 8 8 2, 3 pclkb 2 iclk 0008 c167h mpc p47 pin function control register p47pfs 8 8 2, 3 pclkb 2 iclk 0008 c168h mpc p50 pin function control register p50pfs 8 8 2, 3 pclkb 2 iclk 0008 c169h mpc p51 pin function control register p51pfs 8 8 2, 3 pclkb 2 iclk 0008 c16ah mpc p52 pin function control register p52pfs 8 8 2, 3 pclkb 2 iclk 0008 c16ch mpc p54 pin function control register p54pfs 8 8 2, 3 pclkb 2 iclk 0008 c16dh mpc p55 pin function control register p55pfs 8 8 2, 3 pclkb 2 iclk 0008 c16eh mpc p56 pin function control register p56pfs 8 8 2, 3 pclkb 2 iclk 0008 c16fh mpc p57 pin function control register p57pfs 8 8 2, 3 pclkb 2 iclk 0008 c170h mpc p60 pin function control register p60pfs 8 8 2, 3 pclkb 2 iclk 0008 c171h mpc p61 pin function control register p61pfs 8 8 2, 3 pclkb 2 iclk 0008 c176h mpc p66 pin function control register p66pfs 8 8 2, 3 pclkb 2 iclk 0008 c177h mpc p67 pin function control register p67pfs 8 8 2, 3 pclkb 2 iclk 0008 c178h mpc p70 pin function control register p70pfs 8 8 2, 3 pclkb 2 iclk 0008 c179h mpc p71 pin function control register p71pfs 8 8 2, 3 pclkb 2 iclk 0008 c17ah mpc p72 pin function control register p72pfs 8 8 2, 3 pclkb 2 iclk 0008 c17bh mpc p73 pin function control register p73pfs 8 8 2, 3 pclkb 2 iclk 0008 c17ch mpc p74 pin function control register p74pfs 8 8 2, 3 pclkb 2 iclk 0008 c17dh mpc p75 pin function control register p75pfs 8 8 2, 3 pclkb 2 iclk 0008 c17eh mpc p76 pin function control register p76pfs 8 8 2, 3 pclkb 2 iclk 0008 c17fh mpc p77 pin function control register p77pfs 8 8 2, 3 pclkb 2 iclk 0008 c180h mpc p80 pin function control register p80pfs 8 8 2, 3 pclkb 2 iclk 0008 c181h mpc p81 pin function control register p81pfs 8 8 2, 3 pclkb 2 iclk 0008 c182h mpc p82 pin function control register p82pfs 8 8 2, 3 pclkb 2 iclk 0008 c183h mpc p83 pin function control register p83pfs 8 8 2, 3 pclkb 2 iclk 0008 c186h mpc p86 pin function control register p86pfs 8 8 2, 3 pclkb 2 iclk 0008 c187h mpc p87 pin function control register p87pfs 8 8 2, 3 pclkb 2 iclk 0008 c188h mpc p90 pin function control register p90pfs 8 8 2, 3 pclkb 2 iclk 0008 c189h mpc p91 pin function control register p91pfs 8 8 2, 3 pclkb 2 iclk 0008 c18ah mpc p92 pin function control register p92pfs 8 8 2, 3 pclkb 2 iclk 0008 c18bh mpc p93 pin function control register p93pfs 8 8 2, 3 pclkb 2 iclk 0008 c190h mpc pa0 pin function control register pa0pfs 8 8 2, 3 pclkb 2 iclk 0008 c191h mpc pa1 pin function control register pa1pfs 8 8 2, 3 pclkb 2 iclk 0008 c192h mpc pa2 pin function control register pa2pfs 8 8 2, 3 pclkb 2 iclk 0008 c193h mpc pa3 pin function control register pa3pfs 8 8 2, 3 pclkb 2 iclk 0008 c194h mpc pa4 pin function control register pa4pfs 8 8 2, 3 pclkb 2 iclk 0008 c195h mpc pa5 pin function control register pa5pfs 8 8 2, 3 pclkb 2 iclk 0008 c196h mpc pa6 pin function control register pa6pfs 8 8 2, 3 pclkb 2 iclk 0008 c197h mpc pa7 pin function control register pa7pfs 8 8 2, 3 pclkb 2 iclk 0008 c198h mpc pb0 pin function control register pb0pfs 8 8 2, 3 pclkb 2 iclk 0008 c199h mpc pb1 pin function control register pb1pfs 8 8 2, 3 pclkb 2 iclk 0008 c19ah mpc pb2 pin function control register pb2pfs 8 8 2, 3 pclkb 2 iclk 0008 c19bh mpc pb3 pin function control register pb3pfs 8 8 2, 3 pclkb 2 iclk 0008 c19ch mpc pb4 pin function control register pb4pfs 8 8 2, 3 pclkb 2 iclk 0008 c19dh mpc pb5 pin function control register pb5pfs 8 8 2, 3 pclkb 2 iclk 0008 c19eh mpc pb6 pin function control register pb6pfs 8 8 2, 3 pclkb 2 iclk 0008 c19fh mpc pb7 pin function control register pb7pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a0h mpc pc0 pin function control register pc0pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a1h mpc pc1 pin function control register pc1pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a2h mpc pc2 pin function control register pc2pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a3h mpc pc3 pin function control register pc3pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a4h mpc pc4 pin function control register pc4pfs 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (31/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 85 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 c1a5h mpc pc5 pin function control register pc5pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a6h mpc pc6 pin function control register pc6pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a7h mpc pc7 pin function control register pc7pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a8h mpc pd0 pin function control register pd0pfs 8 8 2, 3 pclkb 2 iclk 0008 c1a9h mpc pd1 pin function control register pd1pfs 8 8 2, 3 pclkb 2 iclk 0008 c1aah mpc pd2 pin function control register pd2pfs 8 8 2, 3 pclkb 2 iclk 0008 c1abh mpc pd3 pin function control register pd3pfs 8 8 2, 3 pclkb 2 iclk 0008 c1ach mpc pd4 pin function control register pd4pfs 8 8 2, 3 pclkb 2 iclk 0008 c1adh mpc pd5 pin function control register pd5pfs 8 8 2, 3 pclkb 2 iclk 0008 c1aeh mpc pd6 pin function control register pd6pfs 8 8 2, 3 pclkb 2 iclk 0008 c1afh mpc pd7 pin function control register pd7pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b0h mpc pe0 pin function control register pe0pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b1h mpc pe1 pin function control register pe1pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b2h mpc pe2 pin function control register pe2pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b3h mpc pe3 pin function control register pe3pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b4h mpc pe4 pin function control register pe4pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b5h mpc pe5 pin function control register pe5pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b6h mpc pe6 pin function control register pe6pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b7h mpc pe7 pin function control register pe7pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b8h mpc pf0 pin function control register pf0pfs 8 8 2, 3 pclkb 2 iclk 0008 c1b9h mpc pf1 pin function control register pf1pfs 8 8 2, 3 pclkb 2 iclk 0008 c1bah mpc pf2 pin function control register pf2pfs 8 8 2, 3 pclkb 2 iclk 0008 c1bdh mpc pf5 pin function control register pf5pfs 8 8 2, 3 pclkb 2 iclk 0008 c1d3h mpc pj3 pin function control register pj3pfs 8 8 2, 3 pclkb 2 iclk 0008 c280h system deep standby control register dpsbycr 8 8 4, 5 pclkb 2, 3 iclk 0008 c282h system deep standby interrupt enable register 0 dpsier0 8 8 4, 5 pclkb 2, 3 iclk 0008 c283h system deep standby interrupt enable register 1 dpsier1 8 8 4, 5 pclkb 2, 3 iclk 0008 c284h system deep standby interrupt enable register 2 dpsier2 8 8 4, 5 pclkb 2, 3 iclk 0008 c285h system deep standby interrupt enable register 3 dpsier3 8 8 4, 5 pclkb 2, 3 iclk 0008 c286h system deep standby interrupt flag register 0 dpsifr0 8 8 4, 5 pclkb 2, 3 iclk 0008 c287h system deep standby interrupt flag register 1 dpsifr1 8 8 4, 5 pclkb 2, 3 iclk 0008 c288h system deep standby interrupt flag register 2 dpsifr2 8 8 4, 5 pclkb 2, 3 iclk 0008 c289h system deep standby interrupt flag register 3 dpsifr3 8 8 4, 5 pclkb 2, 3 iclk 0008 c28ah system deep standby interrupt edge register 0 dpsiegr0 8 8 4, 5 pclkb 2, 3 iclk 0008 c28bh system deep standby interrupt edge register 1 dpsiegr1 8 8 4, 5 pclkb 2, 3 iclk 0008 c28ch system deep standby interrupt edge register 2 dpsiegr2 8 8 4, 5 pclkb 2, 3 iclk 0008 c28dh system deep standby interrupt edge register 3 dpsiegr3 8 8 4, 5 pclkb 2, 3 iclk 0008 c290h system reset status register 0 rstsr0 8 8 4, 5 pclkb 2, 3 iclk 0008 c291h system reset status register 1 rstsr1 8 8 4, 5 pclkb 2, 3 iclk 0008 c293h system main clock oscillator forced oscillation control register mofcr 8 8 4, 5 pclkb 2, 3 iclk 0008 c294h system high-speed on-chip oscillator power control register hocopcr 8 8 4, 5 pclkb 2, 3 iclk 0008 c296h flash flash write/erase protect register fwepror 8 8 4, 5 pclkb 2, 3 iclk 0008 c297h system voltage monitoring circuit control register lvcmpcr 8 8 4, 5 pclkb 2, 3 iclk 0008 c298h system voltage detection level select register lvdlvlr 8 8 4, 5 pclkb 2, 3 iclk 0008 c29ah system voltage monitoring 1 circuit control register 0 lvd1cr0 8 8 4, 5 pclkb 2, 3 iclk 0008 c29bh system voltage monitoring 2 circuit control register 0 lvd2cr0 8 8 4, 5 pclkb 2, 3 iclk 0008 c2a0h to 0008 c2bfh system deep standby backup register 0 to 31 dpsbkr0 to 31 8 8 4, 5 pclkb 2, 3 iclk 0008 c300h icu group 0 interrupt source register grp00 32 32 1 to 2pclkb 2 iclk 0008 c304h icu group 1 interrupt source register grp01 32 32 1 to 2pclkb 2 iclk 0008 c308h icu group 2 interrupt source register grp02 32 32 1 to 2pclkb 2 iclk 0008 c30ch icu group 3 interrupt source register grp03 32 32 1 to 2pclkb 2 iclk table 4.1 list of i/o registers (address order) (32/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 86 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 c310h icu group 4 interrupt source register grp04 32 32 1 to 2pclkb 2 iclk 0008 c314h icu group 5 interrupt source register grp05 32 32 1 to 2pclkb 2 iclk 0008 c318h icu group 6 interrupt source register grp06 32 32 1 to 2pclkb 2 iclk 0008 c330h icu group 12 interrupt source register grp12 32 32 1 to 2pclkb 2 iclk 0008 c340h icu group 0 interrupt enable register gen00 32 32 1 to 2pclkb 2 iclk 0008 c344h icu group 1 interrupt enable register gen01 32 32 1 to 2pclkb 2 iclk 0008 c348h icu group 2 interrupt enable register gen02 32 32 1 to 2pclkb 2 iclk 0008 c34ch icu group 3 interrupt enable register gen03 32 32 1 to 2pclkb 2 iclk 0008 c350h icu group 4 interrupt enable register gen04 32 32 1 to 2pclkb 2 iclk 0008 c354h icu group 5 interrupt enable register gen05 32 32 1 to 2pclkb 2 iclk 0008 c358h icu group 6 interrupt enable register gen06 32 32 1 to 2pclkb 2 iclk 0008 c370h icu group 12 interrupt enable register gen12 32 32 1 to 2pclkb 2 iclk 0008 c380h icu group 0 interrupt clear register gcr00 32 32 1 to 2pclkb 2 iclk 0008 c384h icu group 1 interrupt clear register gcr01 32 32 1 to 2pclkb 2 iclk 0008 c388h icu group 2 interrupt clear register gcr02 32 32 1 to 2pclkb 2 iclk 0008 c38ch icu group 3 interrupt clear register gcr03 32 32 1 to 2pclkb 2 iclk 0008 c390h icu group 4 interrupt clear register gcr04 32 32 1 to 2pclkb 2 iclk 0008 c394h icu group 5 interrupt clear register gcr05 32 32 1 to 2pclkb 2 iclk 0008 c398h icu group 6 interrupt clear register gcr06 32 32 1 to 2pclkb 2 iclk 0008 c3b0h icu group 12 interrupt clear register gcr12 32 32 1 to 2pclkb 2 iclk 0008 c3c0h icu unit select register sel 32 32 1 to 2pclkb 2 iclk 0008 c400h rtc 64-hz counter r64cnt 8 8 2, 3 pclkb 2 iclk 0008 c402h rtc second counter rseccnt 8 8 2, 3 pclkb 2 iclk 0008 c404h rtc minute counter rmincnt 8 8 2, 3 pclkb 2 iclk 0008 c406h rtc hour counter rhrcnt 8 8 2, 3 pclkb 2 iclk 0008 c408h rtc day-of-week counter rwkcnt 8 8 2, 3 pclkb 2 iclk 0008 c40ah rtc date counter rdaycnt 8 8 2, 3 pclkb 2 iclk 0008 c40ch rtc month counter rmoncnt 8 8 2, 3 pclkb 2 iclk 0008 c40eh rtc year counter ryrcnt 16 16 2, 3 pclkb 2 iclk 0008 c410h rtc second alarm register rsecar 8 8 2, 3 pclkb 2 iclk 0008 c412h rtc minute alarm register rminar 8 8 2, 3 pclkb 2 iclk 0008 c414h rtc hour alarm register rhrar 8 8 2, 3 pclkb 2 iclk 0008 c416h rtc day-of-week alarm register rwkar 8 8 2, 3 pclkb 2 iclk 0008 c418h rtc date alarm register rdayar 8 8 2, 3 pclkb 2 iclk 0008 c41ah rtc month alarm register rmonar 8 8 2, 3 pclkb 2 iclk 0008 c41ch rtc year alarm register ryrar 16 16 2, 3 pclkb 2 iclk 0008 c41eh rtc year alarm enable register ryraren 8 8 2, 3 pclkb 2 iclk 0008 c422h rtc rtc control register 1 rcr1 8 8 2, 3 pclkb 2 iclk 0008 c424h rtc rtc control register 2 rcr2 8 8 2, 3 pclkb 2 iclk 0008 c426h rtc rtc control register 3 rcr3 8 8 2, 3 pclkb 2 iclk 0008 c428h rtc rtc control register 4 rcr4 8 8 2, 3 pclkb 2 iclk 0008 c42ah rtc frequency register h rfrh 16 16 2, 3 pclkb 2 iclk 0008 c42ch rtc frequency register l rfrl 16 16 2, 3 pclkb 2 iclk 0008 c42eh rtc time error adjustment register radj 8 8 2, 3 pclkb 2 iclk 0008 c440h rtc time capture control register 0 rtccr0 8 8 2, 3 pclkb 2 iclk 0008 c442h rtc time capture control register 1 rtccr1 8 8 2, 3 pclkb 2 iclk 0008 c444h rtc time capture control register 2 rtccr2 8 8 2, 3 pclkb 2 iclk 0008 c452h rtc second capture register 0 rseccp0 8 8 2, 3 pclkb 2 iclk 0008 c454h rtc minute capture register 0 rmincp0 8 8 2, 3 pclkb 2 iclk 0008 c456h rtc hour capture register 0 rhrcp0 8 8 2, 3 pclkb 2 iclk 0008 c45ah rtc date capture register 0 rdaycp0 8 8 2, 3 pclkb 2 iclk 0008 c45ch rtc month capture register 0 rmoncp0 8 8 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (33/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 87 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0008 c462h rtc second capture register 1 rseccp1 8 8 2, 3 pclkb 2 iclk 0008 c464h rtc minute capture register 1 rmincp1 8 8 2, 3 pclkb 2 iclk 0008 c466h rtc hour capture register 1 rhrcp1 8 8 2, 3 pclkb 2 iclk 0008 c46ah rtc date capture register 1 rdaycp1 8 8 2, 3 pclkb 2 iclk 0008 c46ch rtc month capture register 1 rmoncp1 8 8 2, 3 pclkb 2 iclk 0008 c472h rtc second capture register 2 rseccp2 8 8 2, 3 pclkb 2 iclk 0008 c474h rtc minute capture register 2 rmincp2 8 8 2, 3 pclkb 2 iclk 0008 c476h rtc hour capture register 2 rhrcp2 8 8 2, 3 pclkb 2 iclk 0008 c47ah rtc date capture register 2 rdaycp2 8 8 2, 3 pclkb 2 iclk 0008 c47ch rtc month capture register 2 rmoncp2 8 8 2, 3 pclkb 2 iclk 0008 c500h temps temperature sensor control register tscr 8 8 2, 3 pclkb 2 iclk 0008 c880h system count clock extended register 1 sck1 8 8 2, 3 pclkb 2 iclk 0008 c890h system count clock extended register 2 sck2 8 8 2, 3 pclkb 2 iclk 0009 0200h to 0009 03ffh can0 mailbox registers 0 to 31 mb0 to 31 128 8, 16, 32 2, 3 pclkb 2 iclk 0009 0400h to 0009 041fh can0 mask registerer 0 to 7 mkr0 to 7 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 0420h can0 fifo received id compare register 0 fidcr0 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 0424h can0 fifo received id compare register 1 fidcr1 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 0428h can0 mask invalid register mkivlr 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 042ch can0 mailbox interrupt enable register mier 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 0820h to 0009 083fh can0 message control registers 0 to 31 mctl0 to 31 8 8 2, 3 pclkb 2 iclk 0009 0840h can0 control register ctlr 16 8, 16 2, 3 pclkb 2 iclk 0009 0842h can0 status register str 16 8, 16 2, 3 pclkb 2 iclk 0009 0844h can0 bit configuration register bcr 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 0848h can0 receive fifo control register rfcr 8 8 2, 3 pclkb 2 iclk 0009 0849h can0 receive fifo pointer control register rfpcr 8 8 2, 3 pclkb 2 iclk 0009 084ah can0 transmit fifo control register tfcr 8 8 2, 3 pclkb 2 iclk 0009 084bh can0 transmit fifo pointer control register tfpcr 8 8 2, 3 pclkb 2 iclk 0009 084ch can0 error interrupt enable register eier 8 8 2, 3 pclkb 2 iclk 0009 084dh can0 error interrupt factor judge register eifr 8 8 2, 3 pclkb 2 iclk 0009 084eh can0 receive error count register recr 8 8 2, 3 pclkb 2 iclk 0009 084fh can0 transmit error count register tecr 8 8 2, 3 pclkb 2 iclk 0009 0850h can0 error code store register ecsr 8 8 2, 3 pclkb 2 iclk 0009 0851h can0 channel search support register cssr 8 8 2, 3 pclkb 2 iclk 0009 0852h can0 mailbox search status register mssr 8 8 2, 3 pclkb 2 iclk 0009 0853h can0 mailbox search mode register msmr 8 8 2, 3 pclkb 2 iclk 0009 0854h can0 time stamp register tsr 16 16 2, 3 pclkb 2 iclk 0009 0856h can0 acceptance filter support register afsr 16 16 2, 3 pclkb 2 iclk 0009 0858h can0 test control register tcr 8 8 2, 3 pclkb 2 iclk 0009 1200h to 0009 13ffh can1 mailbox registers 0 to 31 mb0 to 31 128 8, 16, 32 2, 3 pclkb 2 iclk 0009 1400h to 0009 141fh can1 mask register 0 to 7 mkr0 to 7 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 1420h can1 fifo received id compare register 0 fidcr0 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 1424h can1 fifo received id compare register 1 fidcr1 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 1428h can1 mask invalid register mkivlr 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 142ch can1 mailbox interrupt enable register mier 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 1820h to 0009 183fh can1 message control registers 0 to 31 mctl0 to 31 8 8 2, 3 pclkb 2 iclk 0009 1840h can1 control register ctlr 16 8, 16 2, 3 pclkb 2 iclk 0009 1842h can1 status register str 16 8, 16 2, 3 pclkb 2 iclk 0009 1844h can1 bit configuration register bcr 32 8, 16, 32 2, 3 pclkb 2 iclk table 4.1 list of i/o registers (address order) (34/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 88 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 0009 1848h can1 receive fifo control register rfcr 8 8 2, 3 pclkb 2 iclk 0009 1849h can1 receive fifo pointer control register rfpcr 8 8 2, 3 pclkb 2 iclk 0009 184ah can1 transmit fifo control register tfcr 8 8 2, 3 pclkb 2 iclk 0009 184bh can1 transmit fifo pointer control register tfpcr 8 8 2, 3 pclkb 2 iclk 0009 184ch can1 error interrupt enable register eier 8 8 2, 3 pclkb 2 iclk 0009 184dh can1 error interrupt factor judge register eifr 8 8 2, 3 pclkb 2 iclk 0009 184eh can1 receive error count register recr 8 8 2, 3 pclkb 2 iclk 0009 184fh can1 transmit error count register tecr 8 8 2, 3 pclkb 2 iclk 0009 1850h can1 error code store register ecsr 8 8 2, 3 pclkb 2 iclk 0009 1851h can1 channel search support register cssr 8 8 2, 3 pclkb 2 iclk 0009 1852h can1 mailbox search status register mssr 8 8 2, 3 pclkb 2 iclk 0009 1853h can1 mailbox search mode register msmr 8 8 2, 3 pclkb 2 iclk 0009 1854h can1 time stamp register tsr 16 8, 16 2, 3 pclkb 2 iclk 0009 1856h can1 acceptance filter support register afsr 16 8, 16 2, 3 pclkb 2 iclk 0009 1858h can1 test control register tcr 8 8 2, 3 pclkb 2 iclk 0009 2200h to 0009 23ffh can2 mailbox registers 0 to 31 mb0 to 31 128 8, 16, 32 2, 3 pclkb 2 iclk 0009 2400h to 0009 241fh can2 mask register 0 to 7 mkr0 to 7 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 2420h can2 fifo received id compare register 0 fidcr0 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 2424h can2 fifo received id compare register 1 fidcr1 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 2428h can2 mask invalid register mkivlr 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 242ch can2 mailbox interrupt enable register mier 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 2820h to 0009 283fh can2 message control registers 0 to 31 mctl0 to 31 8 8 2, 3 pclkb 2 iclk 0009 2840h can2 control register ctlr 16 8, 16 2, 3 pclkb 2 iclk 0009 2842h can2 status register str 16 8, 16 2, 3 pclkb 2 iclk 0009 2844h can2 bit configuration register bcr 32 8, 16, 32 2, 3 pclkb 2 iclk 0009 2848h can2 receive fifo control register rfcr 8 8 2, 3 pclkb 2 iclk 0009 2849h can2 receive fifo pointer control register rfpcr 8 8 2, 3 pclkb 2 iclk 0009 284ah can2 transmit fifo control register tfcr 8 8 2, 3 pclkb 2 iclk 0009 284bh can2 transmit fifo pointer control register tfpcr 8 8 2, 3 pclkb 2 iclk 0009 284ch can2 error interrupt enable register eier 8 8 2, 3 pclkb 2 iclk 0009 284dh can2 error interrupt factor judge register eifr 8 8 2, 3 pclkb 2 iclk 0009 284eh can2 receive error count register recr 8 8 2, 3 pclkb 2 iclk 0009 284fh can2 transmit error count register tecr 8 8 2, 3 pclkb 2 iclk 0009 2850h can2 error code store register ecsr 8 8 2, 3 pclkb 2 iclk 0009 2851h can2 channel search support register cssr 8 8 2, 3 pclkb 2 iclk 0009 2852h can2 mailbox search status register mssr 8 8 2, 3 pclkb 2 iclk 0009 2853h can2 mailbox search mode register msmr 8 8 2, 3 pclkb 2 iclk 0009 2854h can2 time stamp register tsr 16 16 2, 3 pclkb 2 iclk 0009 2856h can2 acceptance filter support register afsr 16 16 2, 3 pclkb 2 iclk 0009 2858h can2 test control register tcr 8 8 2, 3 pclkb 2 iclk 000a 0000h usb0 system configuration control register syscfg 16 16 3 to 4 pclkb 2, 3 iclk 000a 0004h usb0 system configuration status register 0 syssts0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0008h usb0 device state control register 0 dvstctr0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0014h usb0 cfifo port register cfifo 16 8, 16 3 to 4 pclkb 2, 3 iclk 000a 0018h usb0 d0fifo port register d0fifo 16 8, 16 3 to 4 pclkb 2, 3 iclk table 4.1 list of i/o registers (address order) (35/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 89 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 001ch usb0 d1fifo port register d1fifo 16 8, 16 3 to 4 pclkb 2, 3 iclk 000a 0020h usb0 cfifo port select register cfifosel 16 16 3 to 4 pclkb 2, 3 iclk 000a 0022h usb0 cfifo port control register cfifoctr 16 16 3 to 4 pclkb 2, 3 iclk 000a 0028h usb0 d0fifo port select register d0fifosel 16 16 3 to 4 pclkb 2, 3 iclk 000a 002ah usb0 d0fifo port control register d0fifoctr 16 16 3 to 4 pclkb 2, 3 iclk 000a 002ch usb0 d1fifo port select register d1fifosel 16 16 3 to 4 pclkb 2, 3 iclk 000a 002eh usb0 d1fifo port control register d1fifoctr 16 16 3 to 4 pclkb 2, 3 iclk 000a 0030h usb0 interrupt status register 0 intenb0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0032h usb0 interrupt status register 1 intenb1 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0036h usb0 brdy interrupt status register brdyenb 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0038h usb0 nrdy interrupt status register nrdyenb 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 003ah usb0 bemp interrupt status register bempenb 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 003ch usb0 sof output configuration register sofcfg 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0040h usb0 interrupt status register 0 intsts0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0042h usb0 interrupt status register 1 intsts1 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0046h usb0 brdy interrupt status register brdysts 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0048h usb0 nrdy interrupt status register nrdysts 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 004ah usb0 bemp interrupt status register bempsts 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 table 4.1 list of i/o registers (address order) (36/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 90 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 004ch usb0 frame number register frmnum 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 004eh usb0 device state changing register dvchgr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0050h usb0 usb address register usbaddr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0054h usb0 usb request type register usbreq 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0056h usb0 usb request value register usbval 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0058h usb0 usb request index register usbindx 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 005ah usb0 usb request length register usbleng 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 005eh usb0 dcp maximum packet size register dcpmaxp 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0060h usb0 dcp control register dcpctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0064h usb0 pipe window select register pipesel 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0068h usb0 pipe configuration register pipecfg 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 006ch usb0 pipe maximum packet size register pipemaxp 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 006eh usb0 pipe cycle control register pipeperi 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 table 4.1 list of i/o registers (address order) (37/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 91 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 0070h usb0 pipe 1 control register pipe1ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0072h usb0 pipe 2 control register pipe2ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0074h usb0 pipe 3 control register pipe3ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0076h usb0 pipe 4 control register pipe4ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0078h usb0 pipe 5 control register pipe5ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 007ah usb0 pipe 6 control register pipe6ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 007ch usb0 pipe 7 control register pipe7ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 007eh usb0 pipe 8 control register pipe8ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0080h usb0 pipe 9 control register pipe9ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0090h usb0 pipe 1 transaction counter enable register pipe1tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0092h usb0 pipe 1 transaction counter register pipe1trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0094h usb0 pipe 2 transaction counter enable register pipe2tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0096h usb0 pipe 2 transaction counter register pipe2trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 table 4.1 list of i/o registers (address order) (38/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 92 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 0098h usb0 pipe 3 transaction counter enable register pipe3tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 009ah usb0 pipe 3 transaction counter register pipe3trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 009ch usb0 pipe 4 transaction counter enable register pipe4tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 009eh usb0 pipe 4 transaction counter register pipe4trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00a0h usb0 pipe 5 transaction counter enable register pipe5tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00a2h usb0 pipe 5 transaction counter register pipe5trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00d0h usb0 device address 0 configuration register devadd0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00d2h usb0 device address 1 configuration register devadd1 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00d4h usb0 device address 2 configuration register devadd2 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00d6h usb0 device address 3 configuration register devadd3 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00d8h usb0 device address 4 configuration register devadd4 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 00dah usb0 device address 5 configuration register devadd5 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0200h usb1 system configuration control register syscfg 16 16 3 to 4 pclkb 2, 3 iclk 000a 0204h usb1 system configuration status register 0 syssts0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 table 4.1 list of i/o registers (address order) (39/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 93 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 0208h usb1 device state control register 0 dvstctr0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0214h usb1 cfifo port register cfifo 16 8, 16 3 to 4 pclkb 2, 3 iclk 000a 0218h usb1 d0fifo port register d0fifo 16 8, 16 3 to 4 pclkb 2, 3 iclk 000a 021ch usb1 d1fifo port register d1fifo 16 8, 16 3 to 4 pclkb 2, 3 iclk 000a 0220h usb1 cfifo port select register cfifosel 16 16 3 to 4 pclkb 2, 3 iclk 000a 0222h usb1 cfifo port control register cfifoctr 16 16 3 to 4 pclkb 2, 3 iclk 000a 0228h usb1 d0fifo port select register d0fifosel 16 16 3 to 4 pclkb 2, 3 iclk 000a 022ah usb1 d0fifo port control register d0fifoctr 16 16 3 to 4 pclkb 2, 3 iclk 000a 022ch usb1 d1fifo port select register d1fifosel 16 16 3 to 4 pclkb 2, 3 iclk 000a 022eh usb1 d1fifo port control register d1fifoctr 16 16 3 to 4 pclkb 2, 3 iclk 000a 0230h usb1 interrupt enable register 0 intenb0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0236h usb1 brdy interrupt enable register brdyenb 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0238h usb1 nrdy interrupt enable register nrdyenb 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 023ah usb1 bemp interrupt enable register bempenb 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 023ch usb1 sof output configuration register sofcfg 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0240h usb1 interrupt status register 0 intsts0 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0246h usb1 brdy interrupt status register brdysts 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0248h usb1 nrdy interrupt status register nrdysts 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 024ah usb1 bemp interrupt status register bempsts 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 024ch usb1 frame number register frmnum 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 table 4.1 list of i/o registers (address order) (40/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 94 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 024eh usb1 device state changing register dvchgr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0250h usb1 usb address register usbaddr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0254h usb1 usb request type register usbreq 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0256h usb1 usb request value register usbval 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0258h usb1 usb request index register usbindx 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 025ah usb1 usb request length register usbleng 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 025ch usb1 dcp configuration register dcpcfg 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 025eh usb1 dcp maximum packet size register dcpmaxp 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0260h usb1 dcp control register dcpctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0264h usb1 pipe window select register pipesel 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0268h usb1 pipe configuration register pipecfg 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 026ch usb1 pipe maximum packet size register pipemaxp 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 026eh usb1 pipe cycle control register pipeperi 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 table 4.1 list of i/o registers (address order) (41/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 95 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 0270h usb1 pipe 1 control register pipe1ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0272h usb1 pipe 2 control register pipe2ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0274h usb1 pipe 3 control register pipe3ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0276h usb1 pipe 4 control register pipe4ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0278h usb1 pipe 5 control register pipe5ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 027ah usb1 pipe 6 control register pipe6ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 027ch usb1 pipe 7 control register pipe7ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 027eh usb1 pipe 8 control register pipe8ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0280h usb1 pipe 9 control register pipe9ctr 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0290h usb1 pipe 1 transaction counter enable register pipe1tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0292h usb1 pipe 1 transaction counter register pipe1trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0294h usb1 pipe 2 transaction counter enable register pipe2tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0296h usb1 pipe 2 transaction counter register pipe2trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 table 4.1 list of i/o registers (address order) (42/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 96 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000a 0298h usb1 pipe 3 transaction counter enable register pipe3tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 029ah usb1 pipe 3 transaction counter register pipe3trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 029ch usb1 pipe 4 transaction counter enable register pipe4tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 029eh usb1 pipe 4 transaction counter register pipe4trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 02a0h usb1 pipe 5 transaction counter enable register pipe5tre 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 02a2h usb1 pipe 5 transaction counter register pipe5trn 16 16 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0400h usb deep standby usb transceiver control/pin monitor register dpusr0r 32 32 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000a 0404h usb deep standby usb suspend/resume interrupt register dpusr1r 32 32 9 pclkb or more rounded up to the nearest integer greater than 1 + 9/ (frequency ratio of iclk/pclkb) *6 000c 0000h edmac edmac mode register edmr 32 32 5, 6pclka ? 000c 0008h edmac edmac transmit request register edtrr 32 32 5, 6pclka ? 000c 0010h edmac edmac receive request register edrrr 32 32 5, 6pclka ? 000c 0018h edmac transmit descriptor list start address register tdlar 32 32 5, 6pclka ? 000c 0020h edmac receive descriptor list start address register rdlar 32 32 5, 6pclka ? 000c 0028h edmac etherc/edmac status register eesr 32 32 5, 6pclka ? 000c 0030h edmac etherc/edmac status interrupt permission register eesipr 32 32 5, 6pclka ? 000c 0038h edmac transmit/receive status copy enable register trscer 32 32 5, 6pclka ? 000c 0040h edmac receive missed-frame counter register rmfcr 32 32 5, 6pclka ? 000c 0048h edmac transmit fifo threshold register tftr 32 32 5, 6pclka ? 000c 0050h edmac fifo depth register fdr 32 32 5, 6pclka ? 000c 0058h edmac receiving method control register rmcr 32 32 5, 6pclka ? 000c 0064h edmac transmit fifo underrun counter tfucr 32 32 5, 6pclka ? 000c 0068h edmac receive fifo overflow counter rfocr 32 32 5, 6pclka ? 000c 006ch edmac independent output signal setting register iosr 32 32 5, 6pclka ? 000c 0070h edmac flow control start fifo threshold setting register fcftr 32 32 5, 6pclka ? 000c 0078h edmac receive data padding insert register rpadir 32 32 5, 6pclka ? 000c 007ch edmac transmit interrupt setting register trimd 32 32 5, 6pclka ? 000c 00c8h edmac receive buffer write address register rbwar 32 32 5, 6pclka ? 000c 00cch edmac receive descriptor fetch address register rdfar 32 32 5, 6pclka ? 000c 00d4h edmac transmit buffer read address register tbrar 32 32 5, 6pclka ? 000c 00d8h edmac transmit descriptor fetch address register tdfar 32 32 5, 6pclka ? table 4.1 list of i/o registers (address order) (43/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 97 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. 000c 0100h etherc etherc mode register ecmr 32 32 5, 6pclka ? 000c 0108h etherc receive frame length register rflr 32 32 5, 6pclka ? 000c 0110h etherc etherc status register ecsr 32 32 5, 6pclka ? 000c 0118h etherc etherc interrupt permission register ecsipr 32 32 5, 6pclka ? 000c 0120h etherc phy interface register pir 32 32 5, 6pclka ? 000c 0128h etherc phy status register psr 32 32 5, 6pclka ? 000c 0140h etherc random number generation counter upper limit setting register rdmlr 32 32 5, 6pclka ? 000c 0150h etherc ipg register ipgr 32 32 5, 6pclka ? 000c 0154h etherc automatic pause frame register apr 32 32 5, 6pclka ? 000c 0158h etherc manual pause frame register mpr 32 32 5, 6pclka ? 000c 0160h etherc pause frame receive counter register rfcf 32 32 5, 6pclka ? 000c 0164h etherc automatic pause frame retransmit count register tpauser 32 32 5, 6pclka ? 000c 0168h etherc pause frame retransmit counter register tpausecr 32 32 5, 6pclka ? 000c 016ch etherc broadcast frame receive count setting register bcfrr 32 32 5, 6pclka ? 000c 01c0h etherc mac address high register mahr 32 32 5, 6pclka ? 000c 01c8h etherc mac address low register malr 32 32 5, 6pclka ? 000c 01d0h etherc transmit retry over counter register trocr 32 32 5, 6pclka ? 000c 01d4h etherc delayed collision detect counter register cdcr 32 32 5, 6pclka ? 000c 01d8h etherc lost carrier counter register lccr 32 32 5, 6pclka ? 000c 01dch etherc carrier not detect counter register cndcr 32 32 5, 6pclka ? 000c 01e4h etherc crc error frame receive counter register cefcr 32 32 5, 6pclka ? 000c 01e8h etherc frame receive error counter register frecr 32 32 5, 6pclka ? 000c 01ech etherc too-short frame receive counter register tsfrcr 32 32 5, 6pclka ? 000c 01f0h etherc too-long frame receive counter register tlfrcr 32 32 5, 6pclka ? 000c 01f4h etherc residual-bit frame receive counter register rfcr 32 32 5, 6pclka ? 000c 01f8h etherc multicast address frame re ceive counter register mafcr 32 32 5, 6pclka ? 007f c402h flash flash mode register fmodr 8 8 2 to 4fclk 2, 3 iclk 007f c410h flash flash access status register fastat 8 8 2 to 4fclk 2, 3 iclk 007f c411h flash flash access error interrupt enable register faeint 8 8 2 to 4fclk 2, 3 iclk 007f c412h flash flash ready interrupt enable register frdyie 8 8 2 to 4fclk 2, 3 iclk 007f c440h flash e2 data flash read enable register 0 dflre0 16 16 2 to 4fclk 2, 3 iclk 007f c442h flash e2 data flash read enable register 1 dflre1 16 16 2 to 4fclk 2, 3 iclk 007f c450h flash e2 data flash programming/erasure enable register 0 dflwe0 16 16 2 to 4fclk 2, 3 iclk 007f c452h flash e2 data flash programming/erasure enable register 1 dflwe1 16 16 2 to 4fclk 2, 3 iclk 007f c454h flash fcu ram enable register fcurame 16 16 2 to 4fclk 2, 3 iclk 007f ffb0h flash flash status register 0 fstatr0 8 8 2 to 4fclk 2, 3 iclk 007f ffb1h flash flash status register 1 fstatr1 8 8 2 to 4fclk 2, 3 iclk 007f ffb2h flash flash p/e mode entry register fentryr 16 16 2 to 4fclk 2, 3 iclk 007f ffb4h flash flash protection register fprotr 16 16 2 to 4fclk 2, 3 iclk 007f ffb6h flash flash reset register fresetr 16 16 2 to 4fclk 2, 3 iclk 007f ffbah flash fcu command register fcmdr 16 16 2 to 4fclk 2, 3 iclk 007f ffc8h flash fcu processing switching register fcpsr 16 16 2 to 4fclk 2, 3 iclk 007f ffcah flash e2 data flash blank check control register dflbccnt 16 16 2 to 4fclk 2, 3 iclk 007f ffcch flash flash p/e status registe fpestat 16 16 2 to 4fclk 2, 3 iclk 007f ffceh flash e2 data flash blank check status register dflbcstat 16 16 2 to 4fclk 2, 3 iclk 007f ffe8h flash peripheral clock notification register pckar 16 16 2 to 4fclk 2, 3 iclk note 1. when the same output trigger is specified for pulse output groups 2 and 3 by the ppg0.pcr setting, the ppg0.ndrh address is 000881ech. when different output triggers are specified, the ppg0.ndrh addresses for pulse output groups 2 and 3 are 000881eeh and 000881ech, respectively. note 2. when the same output trigger is specified for pulse output groups 0 and 1 by the ppg0.pcr setting, the ppg0.ndrl address is 000881edh. when different output triggers are specified, the ppg0.ndrl addresses for pulse output groups 0 and 1 are 000881efh and 000881edh, respectively. note 3. when the same output trigger is specified for pulse output groups 6 and 7 by the ppg1.pcr setting, the ppg1.ndrh address is 000881fch. when different output triggers are specified, the ppg1.ndrh addresses for pulse output groups 6 and 7 are 000881feh and 000881fch, respectively. table 4.1 list of i/o registers (address order) (44/44) address module symbol register name register symbol number of bits access size number of access states iclk ? pclk iclk r01ds0098ej0090 rev.0.90 page 98 of 106 dec 27, 2011 rx63n group, rx631 group 4. i/o registers under development preliminary document specifications in this document are tentative and subject to change. note 4. when the same output trigger is specified for pulse output groups 4 and 5 by the ppg1.pcr setting, the ppg1.ndrl address is 000881fdh. when different output triggers are specified, the ppg1.ndrl addresses for pulse output groups 4 and 5 are 000881ffh and 000881fdh, respectively. note 5. odd addresses should not be accessed in 16-bit units. when accessing a register in 16-bit units, access the address of t he tmr0 or tmr2 register. table 26.4 lists register allocation for 16-bit access. note 6. when the register is accessed while the usb is operating, a delay may be generated in accessing.
r01ds0098ej0090 rev.0.90 page 99 of 106 dec 27, 2011 rx63n group, rx631 group appendix 1. package dimensions under development preliminary document specifications in this document are tentative and subject to change. appendix 1.pack age dimensions information on the latest version of the package dimensions or mountings has been displayed in ?packages? on renesas electronics corporation. website. figure a 177-pin tflga (ptlg0177ka-a) e e s b a r p 15 141312 11 10 9 n m l k j index mark (laser mark) x4 v abs ab sy s 87654321 b c d e f g h a s a w s w b z e z d a e d ptlg0177ka-a 177f0e-a 0.2g p-tflga177-8x8-0.50 0.15 v 0.20 w 0.08 0.39 0.34 0.29 max nom min dimension in millimeters symbol reference 8.0 d 8.0 e 1.05 a x 0.5 e 0.08 y b 1 b 0.21 0.25 0.29 0.5 z d z e 0.5 mass[typ.] renesas code jeita package code previous code b 1 b m m
r01ds0098ej0090 rev.0.90 page 100 of 106 dec 27, 2011 rx63n group, rx631 group appendix 1. package dimensions under development preliminary document specifications in this document are tentative and subject to change. figure b 176-pin lfbga (plbg0176ga-a)
r01ds0098ej0090 rev.0.90 page 101 of 106 dec 27, 2011 rx63n group, rx631 group appendix 1. package dimensions under development preliminary document specifications in this document are tentative and subject to change. figure c 176-pin lqfp (plqp0176kb-a) include trim offset. dimension "*3" does not note) do not include mold flash. dimensions "*1" and "*2" 1. 2. y index mark *2 *3 *1 f 176 133 132 89 88 45 44 1 x b p h e h d d e z d z e terminal cross section b 1 c 1 b p c detail f c a l a 1 a 2 l 1 p-lqfp176-24x24-0.50 1.8g mass[typ.] 176p6q-a / fp-176e / fp-176ev plqp0176kb-a renesas code jeita package code previous code l 1 z e z d c 1 b 1 b p a 1 h e h d y 0.10 e 0.5 c 0 8 x l 0.35 0.5 0.65 0.05 0.1 0.15 a 1.7 25. 826 . 026 .2 25. 826 . 026 .2 a 2 1.4 e 23.92 4.02 4.1 d 23.92 4.02 4.1 reference symbol dimension in millimeters min n om max 0. 15 0. 20 0.25 0.09 0.145 0.20 0.08 1.25 1.25 0.18 0.125 1.0 e
r01ds0098ej0090 rev.0.90 page 102 of 106 dec 27, 2011 rx63n group, rx631 group appendix 1. package dimensions under development preliminary document specifications in this document are tentative and subject to change. figure d 145-pin tflga (ptlg0145ka-a) mass[typ.] renesas code jeita package code previous code 0.1g 145f0g ptlg0145ka-a p-tflga145-7x7-0.50 0.15 v 0.20 w 0.08 0.39 0.340.29 max nom min dimension in millimeters symbol reference 7.0 d 7.0 e 1.05 a x 0.5 e 0.10 y b 1 b 0.21 0.25 0.29 0.5 z d z e 0.5 b w s w a s a h g f e d c b 12345678 s ys ab sab v x4 (laser mark) index mark j k l m n 9 10111213 d e a z d z e b 1 b e e
r01ds0098ej0090 rev.0.90 page 103 of 106 dec 27, 2011 rx63n group, rx631 group appendix 1. package dimensions under development preliminary document specifications in this document are tentative and subject to change. figure e 144-pin lqfp (plqp0144ka-a) terminal cross section b 1 c 1 b p c 1.0 0.125 0.20 1.25 1.25 0.08 0.20 0.145 0.09 0. 270. 220.17 max n ommin dimension in millimeters symbol reference 20. 120. 019.9 d 20. 120. 019.9 e 1.4 a 2 22. 222. 021.8 22. 222. 021.8 1.7 a 0.15 0.1 0.05 0.65 0.5 0.35 l x 8 0 c 0.5 e 0.10 y h d h e a 1 b p b 1 c 1 z d z e l 1 p-lqfp144-20x20-0.50 1.2g mass[typ.] 144p6q-a / fp-144l / fp-144lv plqp0144ka-a renesas code jeita package code previous code f 1 36 37 72 73 108 109 144 *1 *2 *3 x index mark y h e e d h d b p z d z e detail f c a l a 1 a 2 l 1 2. 1. dimensions "*1" and "*2" do not include mold flash. note) dimension "*3" does not include trim offset. e
r01ds0098ej0090 rev.0.90 page 104 of 106 dec 27, 2011 rx63n group, rx631 group appendix 1. package dimensions under development preliminary document specifications in this document are tentative and subject to change. figure f 100-pin tflga (ptlg0100ka-a) 0.5 z e z d 0.5 0.290.250.21b e b 1 y 0.10 0.5 x a 1.05 e 5.5 d 5.5 reference symbol dimension in millimeters min nom max 0.29 0.34 0.39 0.08 w 0.20 v 0.15 previous code jeita package code renesas code ptlg0100ka-a 100f0m mass[typ.] 0.1g p-tflga100-5.5x5.5-0.50 s wb s wa v (laser mark) index mark index mark sy s a e e b b 1 ms ab ms ab b 10 987654321 k j h g f e d c b a a z e z d e d 4
r01ds0098ej0090 rev.0.90 page 105 of 106 dec 27, 2011 rx63n group, rx631 group appendix 1. package dimensions under development preliminary document specifications in this document are tentative and subject to change. figure g 100-pin lqfp (plqp0100kb-a) terminal cross section b 1 c 1 b p c 2. 1. dimensions "*1" and "*2" do not include mold flash. note) dimension "*3" does not include trim offset. y index mark x 12 5 26 50 51 75 76 100 f *1 *3 *2 z e z d e d h d h e b p detail f l 1 a 2 a 1 l a c l 1 z e z d c 1 b 1 b p a 1 h e h d y 0.08 e 0.5 c 0 8 x l 0.35 0.5 0.65 0.05 0.1 0.15 a 1.7 15. 816 . 016 .2 15. 816 . 016 .2 a 2 1.4 e 13.91 4.01 4.1 d 13.91 4.01 4.1 reference symbol dimension in millimeters min n om max 0. 15 0. 20 0.25 0.09 0.145 0.20 0.08 1.0 1.0 0.18 0.125 1.0 previous code jeita package code renesas code plqp0100kb- a 100p6q-a / fp-100u / fp-100uv mass[typ.] 0.6g p-lqfp100-14x14-0.50 e
r01ds0098ej0090 rev.0.90 page 106 of 106 dec 27, 2011 rx63n group, rx631 group revision history revision history rx63n group, rx631 group datasheet rev. date description page summary 0.50 may 13, 2011 ? first edition issued 0.90 dec 27. 2011 all ? package added (177-pin tflga, 176-pin lf bga, 145-pin tflga), module name changed ? interrupt controller (icub) module name changed 1. overview 2 to 6 table 1.1 outline of specifications, reset, r ealtime clock, temperature sensor, power supply volt- age, changed 8 to 10 table 1.3 list of products, changed 10 figure 1.1 how to read the product part no., changed 12 to 17 table 1.4 pin functions, bscanp pin added 18 figure 1.3 pin assignment (176-pin tflga), added 19 figure 1.4 pin assignm ent (176-pin lfbga), added 20 figure 1.5 pin assignment (176-pin lqfp), pin 18 changed 21 figure 1.6 pin assignment (144-pin tflga), added 22 figure 1.7 pin assignment (144-pin lqfp), pin 16 changed 23 figure 1.8 pin assignment (100-pin lqfp), pin 7 changed 24 to 28 table 1.5 list of pins and pin functions (177-pin tflga, 176-pin lfbga), added 34 to 38 table 1.7 list of pins and pin functions (145-pin tflga), added 4. i/o registers 56 to 99 table 5.1 list of i/o registers, changed appendix 2. package dimensions 100 figure a. 177-pin tflga (ptlg0177ka-a), added 101 figure b. 176-pin lfbga (plbg0176ga-a), added 103 figure d. 145-pin tflga (ptlg0145ka-a), added 105 figure f. 100-pin tflga (ptlg0100ka-a), added all trademarks and registered trademarks are the property of thei r respective owners. revision history
general precautions in the handling of mpu/mcu products the following usage notes are applicable to all mpu/mcu products from renesas. for detailed usage notes on the products covered by this manual, refer to the rele vant sections of the manu al. if the descriptions under general precautions in the handling of mpu/mcu products and in the body of the manual differ from each other, the description in the bod y of the manual takes precedence. 1. handling of unused pins handle unused pins in accord with the directions given under handling of unused pins in the manual. ? the input pins of cmos products are general ly in the high-impedance state. in operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of lsi, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. unused pins should be handled as described under handling of unused pins in the manual. 2. processing at power-on the state of the product is undefined at the moment when power is supplied. ? the states of internal circuits in the lsi are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied. in a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. in a similar way, the states of pins in a pr oduct that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified. 3. prohibition of access to reserved addresses access to reserved addresses is prohibited. ? the reserved addresses are provided for the po ssible future expansion of functions. do not access these addresses; the correct operat ion of lsi is not guaranteed if they are accessed. 4. clock signals after applying a reset, only release the reset line after the operating clock signal has become stable. when switching the clock signal during pr ogram execution, wait until the target clock signal has stabilized. ? when the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset li ne is only released after full stabilization of the clock signal. moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable. 5. differences between products before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems. ? the characteristics of mpu/mcu in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. when changing to products of different part numbe rs, implement a system-evaluation test for each of the products.
notice 1. all information included in this document is current as of the date this document is issued. such information, however, is subject to change without any prior notice. before purchasing or using any renesas electronics products listed herein, please confirm the latest product information with a renesas electronics sales office. also, please pay regular and careful attention to additional and different information to be disclosed by renesas electronics such as that disclosed through our website. 2. renesas electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of renesas electronics products or technical information described in this document. no license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of renesas electronics or others. 3. you should not alter, modify, copy, or otherwise misappropriate any renesas electronics product, whether in whole or in part . 4. descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. you are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. renesas electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. 5. when exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. you should not use renesas electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. renesas electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. 6. renesas electronics has used reasonable care in preparing the information included in this document, but renesas electronics does not warrant that such information is error free. renesas electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. 7. renesas electronics products are classified according to the following three quality grades: "standard", "high quality", and "specific". the recommended applications for each renesas electronics product depends on the product's quality grade, as indicated below. you must check the quality grade of each renesas electronics product before using it in a particular application. you may not use any renesas electronics product for any application categorized as "specific" without the prior written consent of renesas electronics. further, you may not use any renesas electronics product for any application for which it is not intended without the prior written consent of renesas electronics. renesas electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any renesas electronics product for an application categorized as "specific" or for which the product is not intended where you have failed to obtain the prior written consent of renesas electronics. the quality grade of each renesas electronics product is "standard" unless otherwise expressly specified in a renesas electronics data sheets or data books, etc. "standard": computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. "high quality": transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. "specific": aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. 8. you should use the renesas electronics products described in this document within the range specified by renesas electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. renesas electronics shall have no liability for malfunctions or damages arising out of the use of renesas electronics products beyond such specified ranges. 9. although renesas electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. further, renesas electronics products are not subject to radiation resistance design. please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a renesas electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. 10. please contact a renesas electronics sales office for details as to environmental matters such as the environmental compatibility of each renesas electronics product. please use renesas electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the eu rohs directive. renesas electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. 11. this document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of renesas electronics. 12. please contact a renesas electronics sales office if you have any questions regarding the information contained in this document or renesas electronics products, or if you have any other inquiries. (note 1) "renesas electronics" as used in this document means renesas electronics corporation and also includes its majority-owned subsidiaries. (note 2) "renesas electronics product(s)" means any product developed or manufactured by or for renesas electronics. http://www.renesas.com refer to "http://www.renesas.com/" for the latest and detailed information. renesas electronics america inc. 2880 scott boulevard santa clara, ca 95050-2554, u.s.a. tel: +1-408-588-6000, fax: +1-408-588-6130 renesas electronics canada limited 1101 nicholson road, newmarket, ontario l3y 9c3, canada tel: +1-905-898-5441, fax: +1-905-898-3220 renesas electronics europe limited dukes meadow, millboard road, bourne end, buckinghamshire, sl8 5fh, u.k tel: +44-1628-585-100, fax: +44-1628-585-900 renesas electronics europe gmbh arcadiastrasse 10, 40472 dsseldorf, germany tel: +49-211-65030, fax: +49-211-6503-1327 renesas electronics (china) co., ltd. 7th floor, quantum plaza, no.27 zhichunlu haidian district, beijing 100083, p.r.china tel: +86-10-8235-1155, fax: +86-10-8235-7679 renesas electronics (shanghai) co., ltd. unit 204, 205, azia center, no.1233 lujiazui ring rd., pudong district, shanghai 200120, china tel: +86-21-5877-1818, fax: +86-21-6887-7858 / -7898 renesas electronics hong kong limited unit 1601-1613, 16/f., tower 2, grand century place, 193 prince edward road west, mongkok, kowloon, hong kong tel: +852-2886-9318, fax: +852 2886-9022/9044 renesas electronics taiwan co., ltd. 13f, no. 363, fu shing north road, taipei, taiwan tel: +886-2-8175-9600, fax: +886 2-8175-9670 renesas electronics singapore pte. ltd. 1 harbourfront avenue, #06-10, keppel bay tower, singapore 098632 tel: +65-6213-0200, fax: +65-6278-8001 renesas electronics malaysia sdn.bhd. unit 906, block b, menara amcorp, amcorp trade centre, no. 18, jln persiaran barat, 46050 petaling jaya, selangor darul ehsan, malaysia tel: +60-3-7955-9390, fax: +60-3-7955-9510 renesas electronics korea co., ltd. 11f., samik lavied' or bldg., 720-2 yeoksam-dong, kangnam-ku, seoul 135-080, korea tel: +82-2-558-3737, fax: +82-2-558-5141 sales offices ? 2011 renesas electronics corporation. all rights reserved. colophon 1.1


▲Up To Search▲   

 
Price & Availability of R5F563NECDLK

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X